欢迎访问ic37.com |
会员登录 免费注册
发布采购

M1A3PE3000-1FGG896I 参数 Datasheet PDF下载

M1A3PE3000-1FGG896I图片预览
型号: M1A3PE3000-1FGG896I
PDF下载: 下载PDF文件 查看货源
内容描述: ProASIC3E闪存系列FPGA [ProASIC3E Flash Family FPGAs]
分类和应用: 现场可编程门阵列闪存可编程逻辑时钟
文件页数/大小: 152 页 / 5016 K
品牌: ACTEL [ Actel Corporation ]
 浏览型号M1A3PE3000-1FGG896I的Datasheet PDF文件第6页浏览型号M1A3PE3000-1FGG896I的Datasheet PDF文件第7页浏览型号M1A3PE3000-1FGG896I的Datasheet PDF文件第8页浏览型号M1A3PE3000-1FGG896I的Datasheet PDF文件第9页浏览型号M1A3PE3000-1FGG896I的Datasheet PDF文件第11页浏览型号M1A3PE3000-1FGG896I的Datasheet PDF文件第12页浏览型号M1A3PE3000-1FGG896I的Datasheet PDF文件第13页浏览型号M1A3PE3000-1FGG896I的Datasheet PDF文件第14页  
ProASIC3E Device Family Overview
Pro I/Os with Advanced I/O Standards
The ProASIC3E family of FPGAs features a flexible I/O structure, supporting a range of voltages
(1.5 V, 1.8 V, 2.5 V, and 3.3 V). ProASIC3E FPGAs support 19 different I/O standards, including single-
ended, differential, and voltage-referenced. The I/Os are organized into banks, with eight banks
per device (two per side). The configuration of these banks determines the I/O standards
supported. Each I/O bank is subdivided into V
REF
minibanks, which are used by voltage-referenced
I/Os. V
REF
minibanks contain 8 to 18 I/Os. All the I/Os in a given minibank share a common V
REF
line.
Therefore, if any I/O in a given V
REF
minibank is configured as a V
REF
pin, the remaining I/Os in that
minibank will be able to use that reference voltage.
Each I/O module contains several input, output, and enable registers. These registers allow the
implementation of the following:
Single-Data-Rate applications (e.g., PCI 66 MHz, bidirectional SSTL 2 and 3, Class I and II)
Double-Data-Rate applications (e.g., DDR LVDS, B-LVDS, and M-LVDS I/Os for point-to-point
communications, and DDR 200 MHz SRAM using bidirectional HSTL Class II)
ProASIC3E banks support M-LVDS with 20 multi-drop points.
Part Number and Revision Date
Part Number 51700098-001-1
Revised March 2008
List of Changes
The following table lists critical changes that were made in the current version of the document.
Previous Version
51700098-001-1
Changes in Current Version (v1.0)
This document was divided into two sections and given a version number,
starting at v1.0. The first section of the document includes features, benefits,
ordering information, and temperature and speed grade offerings. The second
section is a device family overview.
The FG324 package was added to the
table, the
table, and the
table for
A3PE3000.
This document was previously in datasheet v2.1. As a result of moving to the
handbook format, Actel has restarted the version numbers. The new version
number is 51700098-001-0.
CoreMP7 information was removed from the "Features and Benefits" section.
Page
N/A
51700098-001-0
(January 2008)
v2.1
(July 2007)
v2.0
(April 2007)
I, II, IV
N/A
i
The M1 device part numbers have been updated in Table 4 • ProASIC3E iii, ii, iii,
Product Family, "Packaging Tables", "Temperature Grade Offerings", "Speed
iv, iv
Grade and Temperature Grade Matrix", and "Speed Grade and Temperature
Grade Matrix".
The words "ambient temperature" were added to the temperature range in
the "Temperature Grade Offerings", "Speed Grade and Temperature Grade
Matrix", and "Speed Grade and Temperature Grade Matrix" sections.
The "Clock Conditioning Circuit (CCC) and PLL" section was updated.
iii, iv, iv
i
iii
iii
iv
Advance v0.6
(January 2007)
In the "Temperature Grade Offerings" section, Ambient was deleted.
Ambient was deleted from "Temperature Grade Offerings".
Ambient was deleted from the "Speed Grade and Temperature Grade Matrix".
1 -6
v1.0