Timing Diagrams
Write Cycle Timing Diagrams
Read Cycle Timing Diagrams
Read Cycle 1 (CE = OE = VIL, WE = VIH)
Write Cycle 1 (WE Controlled, OE = VIL)
tWC
tRC
A0-18
A0-16
tAA
tAW
tAH
tOH
tCW
DI/O
Previous Data Valid
Data Valid
CE
tAS
tWP
WE
tOW
SEE NOTE
tDH
tWHZ
tDW
SEE NOTE
DI/O
Data Valid
Read Cycle 2 (WE = VIH)
tRC
Write Cycle 2 (CE Controlled, OE = VIH )
A0-18
tWC
tAA
A0-18
tAH
tAW
CE
tAS
tACS
tCW
tCHZ
SEE NOTE
CE
tCLZ
SEE NOTE
OE
tWP
tOHZ
tOE
WE
SEE NOTE
tOLZ
SEE NOTE
tDW
tDH
DI/O
Data Valid
High Z
DI/O
Data Valid
Note: Guaranteed by design, but not tested.
DON’T CARE
UNDEFINED
AC Test Circuit
Current Source
IOL
Parameter
Typical
0 – 3.0
5
Units
V
Input Pulse Level
Input Rise and Fall
VZ ~ 1.5 V (Bipolar Supply)
To Device Under Test
ns
CL =
Input and Output Timing Reference
Level
1.5
V
50 pF
IOH
Current Source
Notes:
1) VZ is programmable from -2V to +4.6V. 2) IOL and IOH programmable from 0 to 16 mA. 3) Tester Impedance
ZO = 75W. 4) VZ is typically the midpoint of VOH and VOL. 5) IOL and IOH are adjusted to simulate a typical resistance
load circuit. 6) ATE Tester includes jig capacitance.
Aeroflex Circuit Technology ACT-S512K32V
SCD3360 REV B 12/17/98 Plainview NY (516) 694-6700
4