欢迎访问ic37.com |
会员登录 免费注册
发布采购

AK4522VF 参数 Datasheet PDF下载

AK4522VF图片预览
型号: AK4522VF
PDF下载: 下载PDF文件 查看货源
内容描述: 20BIT立体声ADC和DAC [20BIT STEREO ADC & DAC]
分类和应用:
文件页数/大小: 18 页 / 136 K
品牌: AKM [ ASAHI KASEI MICROSYSTEMS ]
 浏览型号AK4522VF的Datasheet PDF文件第3页浏览型号AK4522VF的Datasheet PDF文件第4页浏览型号AK4522VF的Datasheet PDF文件第5页浏览型号AK4522VF的Datasheet PDF文件第6页浏览型号AK4522VF的Datasheet PDF文件第8页浏览型号AK4522VF的Datasheet PDF文件第9页浏览型号AK4522VF的Datasheet PDF文件第10页浏览型号AK4522VF的Datasheet PDF文件第11页  
ASAHI KASEI
[AK4522]
SWITCHING CHARACTERISTICS
(Ta=25°C; VA=4.5
5.5V, VD=2.7
5.5V; C
L
=20pF)
Parameter
Symbol
min
Master Clock Timing
External Clock
256fs:
fCLK
4.096
Pulse Width Low
tCLKL
27
Pulse Width High
tCLKH
27
384fs:
fCLK
6.144
Pulse Width Low
tCLKL
20
Pulse Width High
tCLKH
20
512fs:
fCLK
8.192
Pulse Width Low
tCLKL
15
Pulse Width High
tCLKH
15
LRCK
fsn
16
Frequency
Duty Cycle
dfs
45
Serial Interface Timing
Slave mode
SCLK Period
tSCK
160
SCLK Pulse Width Low
tSCKL
65
Pulse Width High
tSCKH
65
LRCK Edge to SCLK “↑”
(Note 13)
tLRS
45
SCLK “↑” to LRCK Edge
(Note 13)
tSLR
45
LRCK to SDTO(MSB)
tLRM
SCLK “↓” to SDTO
tSSD
SDTI Hold Time
tSDH
40
SDTI Setup Time
tSDS
25
Reset Timing
tPD
150
PD Pulse Width
(Note 14)
tPDV
PD “↑” to SDTO valid
Note 13. SCLK rising edge must not occur at the same time as LRCK edge.
14. These cycles are the number of LRCK rising from PD rising.
The AK4522 can be reset by bringing PD “L”.
typ
max
12.288
Units
MHz
ns
ns
MHz
ns
ns
MHz
ns
ns
kHz
%
18.432
24.576
44.1
48
55
40
50
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
1/fs
516
M0020-E-01
-7-
1998/10