欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP20K60E 参数 Datasheet PDF下载

EP20K60E图片预览
型号: EP20K60E
PDF下载: 下载PDF文件 查看货源
内容描述: 可编程逻辑器件系列 [Programmable Logic Device Family]
分类和应用: 可编程逻辑器件
文件页数/大小: 117 页 / 692 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP20K60E的Datasheet PDF文件第2页浏览型号EP20K60E的Datasheet PDF文件第3页浏览型号EP20K60E的Datasheet PDF文件第4页浏览型号EP20K60E的Datasheet PDF文件第5页浏览型号EP20K60E的Datasheet PDF文件第6页浏览型号EP20K60E的Datasheet PDF文件第7页浏览型号EP20K60E的Datasheet PDF文件第8页浏览型号EP20K60E的Datasheet PDF文件第9页  
APEX 20K
Programmable Logic
Device Family
March 2004, ver. 5.1
Data Sheet
Features
Industry’s first programmable logic device (PLD) incorporating
system-on-a-programmable-chip (SOPC) integration
MultiCore
TM
architecture integrating look-up table (LUT) logic,
product-term logic, and embedded memory
LUT logic used for register-intensive functions
Embedded system block (ESB) used to implement memory
functions, including first-in first-out (FIFO) buffers, dual-port
RAM, and content-addressable memory (CAM)
ESB implementation of product-term logic used for
combinatorial-intensive functions
High density
30,000 to 1.5 million typical gates (see
Tables 1
and
2)
Up to 51,840 logic elements (LEs)
Up to 442,368 RAM bits that can be used without reducing
available logic
Up to 3,456 product-term-based macrocells
Note (1)
EP20K100
263,000
Table 1. APEX 20K Device Features
Feature
Maximum
system
gates
Typical
gates
LEs
ESBs
Maximum
RAM bits
Maximum
macrocells
Maximum
user I/O
pins
EP20K30E
113,000
EP20K60E
162,000
EP20K100E
263,000
EP20K160E
404,000
EP20K200
526,000
EP20K200E
526,000
30,000
1,200
12
24,576
192
128
60,000
2,560
16
32,768
256
196
100,000
4,160
26
53,248
416
252
100,000
4,160
26
53,248
416
246
160,000
6,400
40
81,920
640
316
200,000
8,320
52
106,496
832
382
200,000
8,320
52
106,496
832
376
Altera Corporation
DS-APEX20K-5.1
1