欢迎访问ic37.com |
会员登录 免费注册
发布采购

EPM570T100C5N 参数 Datasheet PDF下载

EPM570T100C5N图片预览
型号: EPM570T100C5N
PDF下载: 下载PDF文件 查看货源
内容描述: 第一节MAX II器件系列数据手册 [Section I. MAX II Device Family Data Sheet]
分类和应用: 可编程逻辑输入元件
文件页数/大小: 101 页 / 1022 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EPM570T100C5N的Datasheet PDF文件第4页浏览型号EPM570T100C5N的Datasheet PDF文件第5页浏览型号EPM570T100C5N的Datasheet PDF文件第6页浏览型号EPM570T100C5N的Datasheet PDF文件第7页浏览型号EPM570T100C5N的Datasheet PDF文件第9页浏览型号EPM570T100C5N的Datasheet PDF文件第10页浏览型号EPM570T100C5N的Datasheet PDF文件第11页浏览型号EPM570T100C5N的Datasheet PDF文件第12页  
Chapter 2. MAX II
Architecture
MII51002-1.7
Functional
Description
MAX
®
II devices contain a two-dimensional row- and column-based
architecture to implement custom logic. Column and row interconnect
provide signal interconnects between the logic array blocks (LABs).
The logic array consists of LABs, with 10 logic elements (LEs) in each
LAB. An LE is a small unit of logic providing efficient implementation of
user logic functions. LABs are grouped into rows and columns across the
device. The MultiTrack™ interconnect provides fast granular timing
delays between LABs. The fast routing between LEs provides minimum
timing delay for added levels of logic versus globally routed interconnect
structures.
The MAX II device I/O pins are fed by an I/O element (IOE) located at
the ends of LAB rows and columns around the periphery of the device.
Each IOE contains a bidirectional I/O buffer with several advanced
features. I/O pins support Schmitt trigger inputs and various
single-ended standards, such as 66-MHz, 32-bit PCI and LVTTL.
MAX II devices provide a global clock network. The global clock network
consists of four global clock lines that drive throughout the entire device,
providing clocks for all resources within the device. The global clock lines
can also be used for control signals such as clear, preset, or output enable.
Figure 2–1
shows a functional block diagram of the MAX II device.
Altera Corporation
December 2006
Core Version a.b.c variable
2–1
Preliminary