欢迎访问ic37.com |
会员登录 免费注册
发布采购

EPM7160SQI100-10 参数 Datasheet PDF下载

EPM7160SQI100-10图片预览
型号: EPM7160SQI100-10
PDF下载: 下载PDF文件 查看货源
内容描述: 可编程逻辑器件系列 [Programmable Logic Device Family]
分类和应用: 可编程逻辑器件输入元件LTE时钟
文件页数/大小: 66 页 / 1128 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EPM7160SQI100-10的Datasheet PDF文件第2页浏览型号EPM7160SQI100-10的Datasheet PDF文件第3页浏览型号EPM7160SQI100-10的Datasheet PDF文件第4页浏览型号EPM7160SQI100-10的Datasheet PDF文件第5页浏览型号EPM7160SQI100-10的Datasheet PDF文件第6页浏览型号EPM7160SQI100-10的Datasheet PDF文件第7页浏览型号EPM7160SQI100-10的Datasheet PDF文件第8页浏览型号EPM7160SQI100-10的Datasheet PDF文件第9页  
MAX 7000
®
Programmable Logic
Device Family
Data Sheet
September 2005, ver. 6.7
Features...
High-performance, EEPROM-based programmable logic devices
(PLDs) based on second-generation MAX
®
architecture
5.0-V in-system programmability (ISP) through the built-in
IEEE Std. 1149.1 Joint Test Action Group (JTAG) interface available in
MAX 7000S devices
– ISP circuitry compatible with IEEE Std. 1532
Includes 5.0-V MAX 7000 devices and 5.0-V ISP-based MAX 7000S
devices
Built-in JTAG boundary-scan test (BST) circuitry in MAX 7000S
devices with 128 or more macrocells
Complete EPLD family with logic densities ranging from 600 to
5,000 usable gates (see
and
2)
5-ns pin-to-pin logic delays with up to 175.4-MHz counter
frequencies (including interconnect)
PCI-compliant devices available
f
For information on in-system programmable 3.3-V MAX 7000A or 2.5-V
MAX 7000B devices, see the
or the
Table 1. MAX 7000 Device Features
Feature
Usable
gates
Macrocells
Logic array
blocks
Maximum
user I/O pins
t
PD
(ns)
t
SU
(ns)
t
FSU
(ns)
t
CO1
(ns)
f
CNT
(MHz)
EPM7032
600
32
2
36
6
5
2.5
4
151.5
EPM7064
1,250
64
4
68
6
5
2.5
4
151.5
EPM7096
1,800
96
6
76
7.5
6
3
4.5
125.0
EPM7128E
2,500
128
8
100
7.5
6
3
4.5
125.0
EPM7160E
3,200
160
10
104
10
7
3
5
100.0
EPM7192E
3,750
192
12
124
12
7
3
6
90.9
EPM7256E
5,000
256
16
164
12
7
3
6
90.9
Altera Corporation
DS-MAX7000-6.7
1