欢迎访问ic37.com |
会员登录 免费注册
发布采购

CS1201QFI22 参数 Datasheet PDF下载

CS1201QFI22图片预览
型号: CS1201QFI22
PDF下载: 下载PDF文件 查看货源
内容描述: STS - 12C / STS - 3C POS / ATM SONET MAPPER [STS-12c/STS-3c POS/ATM SONET MAPPER]
分类和应用: 异步传输模式ATM
文件页数/大小: 2 页 / 42 K
品牌: AMCC [ APPLIED MICRO CIRCUITS CORPORATION ]
 浏览型号CS1201QFI22的Datasheet PDF文件第2页  
Part Number - S1201QFI22
Product Brief Revision 3.4 - February 2002
Datasheet Revision 3.1
CONGO
STS-12c/STS-3c POS/ATM SONET MAPPER
Features
• Processes SONET/SDH STS-12c/(STM-4/AU-4-4c) or
STS-3c/STM-1 data streams with full duplex mapping of
ATM cells or packets (PPP or LAPS) into SONET/SDH
payloads.
• Terminates & generates SONET/SDH section, line, & path
layers, with transport/section E1, E2, F1 and DCC over-
head interfaces in both transmit and receive directions.
• Provides an 8-bit parallel line-side interface operating at
19.44/77.76 MHz, and a 16-bit Utopia Level 2 or
POS-PHY
TM
Level 2 compatible system-side interface at
25/50 MHz.
• Generic 8-bit microprocessor interface for configuration,
control, and status monitoring.
• Scrambling/descrambling (1+X
6
+X
7
) of SONET/SDH
frame.
• Selectable self-synchronous scrambler implementing (X
43
+1) polynomial for ATM and HDLC.
• Supports multiple devices sharing the same Utopia inter-
face when used in a multi-PHY configuration.
• Provides an 8-bit General Purpose I/O (GPIO) register and
associated hardware interface pins.
• Provides an IEEE 1149.1 JTAG (Boundary Scan) test port.
• Provides internal loopback paths for diagnostics.
• Implemented in 0.35um/3.3V CMOS process technology
• Packaged in 208 pin PQFP.
PRODUCT BRIEF
General Description
The S1201 is a highly-integrated VLSI device that provides
full-duplex mapping of PPP/LAPS encapsulated packets or
ATM cells into STS-12c/AU-4-4c or STS-3c/AU-4 payloads.
The S1201 supports full-duplex processing of SONET/SDH
data streams with full section, line, and path overhead pro-
cessing. The device supports framing pattern, scram-
bling/descrambling, alarm signal insertion/detection, and bit
interleaved parity (B1/B2/B3) processing. Serial interfaces for
SONET/SDH TOH overhead bytes are also provided.
The S1201 provides a line-side interface that can operate at
622.08 Mb/s (8-bit bus at 77.76 MHz) or 155.52 Mb/s (8-bit
bus at 19.44 MHz). For ATM applications, a UTOPIA Level 2
system interface, operating at either 25 or 50 MHz is pro-
vided. For Packet-over-SONET applications, a POS-PHY
TM
Level 2 compatible interface is provided.
The S1201 is standards compliant with Bellcore GR-253, ITU
G.707, ANSI T1.105 -1995, IETF RFCs 1619/1661/1662/
2615 (PPP) and ITU-T COM 7-224-E/D307 (LAPS recom-
mendation) protocols.
ATM support includes insertion and extraction of ATM cells
into and out of the SONET/SDH SPE, scrambling/descram-
bling, header error control (HEC) detection and correction,
idle cell generation and filtering, and generation of perfor-
mance monitoring counts for TX, RX, ERR, dropped and idle
cells.
HDLC support includes framing, transparency processing,
optional 16/32 FCS processing, and self synchronous scram-
bling/descrambling (X
43
+1). It also supports a direct
flow-thru mode where the system data is passed directly to or
from the SPE.
S1201 Block Diagram
TX_SDCC_CLK
TX_LDCC_DATA
TX_LDCC_CLK
TX_E1E2F1_DATA
TX_E1E2F1_CLK
TX_SDCC_DATA
CSN
WRB(RWB)
RDB(DSB)
RDYB(DTACKB)
BUSMODE
APS_INTB
TX_FRAME_IN
TX_8K_CLK
D[7:0]
ADDR[8:0]
TX_ERR
TX_EOP
TX_MOD
RSTB
INTB
LINE SIDE INTERFACE
TX_DATA[7:0]
TX_SONET_CLK
TX_FRAME_OUT
TX
FRAMER
TOH INSERT
MICROPROCESSOR I/F
UTOPIA-2/POS-PHY
TM
INTERFACE
TX
CELL/PKT
FIFO
TX ATM/HDLC
(PPP/LAPS)
PROC
RX ATM/HDLC
(PPP/LAPS)
PROC
TX_SYS_DAT[15:0]
TX_ADR[4:0]
TX_CLK
TX_PRTY
TX_ENB
TX_SOC(P)
TX_CLAV(PTPA)
TX_STPA
RX_SYS_DAT[15:0]
RX_ADR[4:0]
RX_CLK
RX_PRTY
RX_ENB
RX_SOC(P)
RX_CLAV(PRPA)
RX_RVAL
RX_MOD
RX_EOP
RX_ERR
SPE/VC & POH
GENERATE
POH
MONITOR
SCRAMBLE
RX_DATA[7:0]
RX_SONET_CLK
RX_FRAME_IN
RX_LOS
RX
FRAMER
TOH
MONITOR
DE-SCRAMBLE
RX ATM/HDLC
(PPP/LAPS)
CNTRS
JTAG PORT
POINTER
INTERPRET
TOH EXTRACT
GPIO REG
RX
CELL/PKT
FIFO
RX_LDCC_CLK
RX_E1E2F1_DATA
RX_E1E2F1_CLK
RX_FRAME_OUT
RX_SDCC_DATA
RX_SDCC_CLK
RX_LDCC_DATA
RX_OOF_OUT
GPPIO[7:0]
RX_LOF_OUT
RX_LAIS_OUT
TRSTB
TS_EN
TDO
TDI
TCK
TMS
AMCC
Production Information
- The information contained in this
document is about a product in its fully tested and character-
ized phase. All features described herein are supported. Con-
tact AMCC for updates to this document and the latest product
status.