欢迎访问ic37.com |
会员登录 免费注册
发布采购

AM27C256-120JC 参数 Datasheet PDF下载

AM27C256-120JC图片预览
型号: AM27C256-120JC
PDF下载: 下载PDF文件 查看货源
内容描述: 256千位(是32K ×8位)的CMOS易宝 [256 Kilobit (32 K x 8-Bit) CMOS EPRO]
分类和应用: 内存集成电路OTP只读存储器
文件页数/大小: 12 页 / 164 K
品牌: AMD [ ADVANCED MICRO DEVICES ]
 浏览型号AM27C256-120JC的Datasheet PDF文件第2页浏览型号AM27C256-120JC的Datasheet PDF文件第3页浏览型号AM27C256-120JC的Datasheet PDF文件第4页浏览型号AM27C256-120JC的Datasheet PDF文件第5页浏览型号AM27C256-120JC的Datasheet PDF文件第6页浏览型号AM27C256-120JC的Datasheet PDF文件第7页浏览型号AM27C256-120JC的Datasheet PDF文件第8页浏览型号AM27C256-120JC的Datasheet PDF文件第9页  
FINAL
Am27C256
256 Kilobit (32 K x 8-Bit) CMOS EPROM
DISTINCTIVE CHARACTERISTICS
s
Fast access time
— Speed options as fast as 45 ns
s
Low power consumption
— 20 µA typical CMOS standby current
s
JEDEC-approved pinout
s
Single +5 V power supply
s
±10%
power supply tolerance standard
s
100% Flashrite™ programming
— Typical programming time of 4 seconds
s
Latch-up protected to 100 mA from –1 V to
V
CC
+ 1 V
s
High noise immunity
s
Versatile features for simple interfacing
— Both CMOS and TTL input/output compatibility
— Two line control functions
s
Standard 28-pin DIP, PDIP, and 32-pin PLCC
packages
GENERAL DESCRIPTION
The Am27C256 is a 256-Kbit, ultraviolet erasable pro-
grammable read-only memory. It is organized as 32K
words by 8 bits per word, operates from a single +5 V
supply, has a static standby mode, and features fast
single address location programming. Products are
available in windowed ceramic DIP packages, as well
as plastic one time programmable (OTP) PDIP and
PLCC packages.
Data can be typically accessed in less than 55 ns, al-
lowing high-performance microprocessors to operate
without any WAIT states. The device offers separate
Output Enable (OE#) and Chip Enable (CE#) controls,
thus eliminating bus contention in a multiple bus micro-
processor system.
AMD’s CMOS process technology provides high
speed, low power, and high noise immunity. Typical
power consumption is only 80 mW in active mode, and
100 µW in standby mode.
All signals are TTL levels, including programming sig-
nals. Bit locations may be programmed singly, in
blocks, or at random. The device supports AMD’s
Flashrite programming algorithm (100 µs pulses), re-
sulting in a typical programming time of 4 seconds.
BLOCK DIAGRAM
V
CC
V
SS
V
PP
OE#
CE#
Output Enable
Chip Enable
and
Prog Logic
Y
Decoder
A0–A14
Address
Inputs
Output
Buffers
Data Outputs
DQ0–DQ7
Y
Gating
X
Decoder
262,144
Bit Cell
Matrix
08007I-1
Publication#
08007
Rev:
I
Issue Date:
May 1998
Amendment/0