欢迎访问ic37.com |
会员登录 免费注册
发布采购

AM27C4096-120DC 参数 Datasheet PDF下载

AM27C4096-120DC图片预览
型号: AM27C4096-120DC
PDF下载: 下载PDF文件 查看货源
内容描述: 4兆位( 256千x 16位) CMOS EPROM [4 Megabit (256 K x 16-Bit) CMOS EPROM]
分类和应用: 可编程只读存储器电动程控只读存储器
文件页数/大小: 12 页 / 159 K
品牌: AMD [ ADVANCED MICRO DEVICES ]
 浏览型号AM27C4096-120DC的Datasheet PDF文件第2页浏览型号AM27C4096-120DC的Datasheet PDF文件第3页浏览型号AM27C4096-120DC的Datasheet PDF文件第4页浏览型号AM27C4096-120DC的Datasheet PDF文件第5页浏览型号AM27C4096-120DC的Datasheet PDF文件第6页浏览型号AM27C4096-120DC的Datasheet PDF文件第7页浏览型号AM27C4096-120DC的Datasheet PDF文件第8页浏览型号AM27C4096-120DC的Datasheet PDF文件第9页  
FINAL
Am27C4096
4 Megabit (256 K x 16-Bit) CMOS EPROM
DISTINCTIVE CHARACTERISTICS
s
Fast access time
— Speed options as fast as 90 ns
s
Low power consumption
— 100 µA maximum CMOS standby current
s
JEDEC-approved pinout
— Plug-in upgrade of 1 Mbit and 2 Mbit EPROMs
— 40-pin DIP/PDIP
— 44-pin PLCC
s
Single +5 V power supply
s
±10%
power supply tolerance standard
s
100% Flashrite programming
— Typical programming time of 32 seconds
s
Latch-up protected to 100 mA from –1 V to
V
CC
+ 1 V
s
High noise immunity
GENERAL DESCRIPTION
The Am27C4096 is a 4 Mbit, ultraviolet erasable pro-
grammable read-only memory. It is organized as 256
Kwords, operates from a single +5 V supply, has a
static standby mode, and features fast single address
location programming. The Am27C4096 is ideal for use
in 16-bit microprocessor systems. The device is avail-
able in windowed ceramic DIP packages, and plastic
one time programmable (OTP) PDIP and PLCC pack-
ages.
Data can be typically accessed in less than 90 ns, al-
lowing high-performance microprocessors to operate
without any WAIT states. The device offers separate
Output Enable (OE#) and Chip Enable (CE#) controls,
thus eliminating bus contention in a multiple bus micro-
processor system.
AMD’s CMOS process technology provides high
speed, low power, and high noise immunity. Typical
power consumption is only 125 mW in active mode,
and 125 µW in standby mode.
All signals are TTL levels, including programming sig-
nals. Bit locations may be programmed singly, in
blocks, or at random. The device supports AMD’s
Flashrite programming algorithm (100 µs pulses), re-
sulting in a typical programming time of 32 seconds.
BLOCK DIAGRAM
V
CC
V
SS
V
PP
OE#
CE#/PGM#
Output Enable
Chip Enable
and
Prog Logic
Y
Decoder
A0–A17
Address
Inputs
Output
Buffers
Data Outputs
DQ0–DQ15
Y
Gating
X
Decoder
4,194,304
Bit Cell
Matrix
11408F-1
Publication#
11408
Rev:
F
Amendment/0
Issue Date:
May 1998