欢迎访问ic37.com |
会员登录 免费注册
发布采购

A25L05P 参数 Datasheet PDF下载

A25L05P图片预览
型号: A25L05P
PDF下载: 下载PDF文件 查看货源
内容描述: 的2Mbit /为1Mbit /达512Kbit ,低电压,串行闪存的85MHz SPI总线接口 [2Mbit / 1Mbit / 512Kbit, Low Voltage, Serial Flash Memory With 85MHz SPI Bus Interface]
分类和应用: 闪存
文件页数/大小: 43 页 / 544 K
品牌: AMICC [ AMIC TECHNOLOGY ]
 浏览型号A25L05P的Datasheet PDF文件第12页浏览型号A25L05P的Datasheet PDF文件第13页浏览型号A25L05P的Datasheet PDF文件第14页浏览型号A25L05P的Datasheet PDF文件第15页浏览型号A25L05P的Datasheet PDF文件第17页浏览型号A25L05P的Datasheet PDF文件第18页浏览型号A25L05P的Datasheet PDF文件第19页浏览型号A25L05P的Datasheet PDF文件第20页  
A25L20P/A25L10P/A25L05P Series  
Table 7. Protection Modes  
Memory Content  
SRWD  
Bit  
Write Protection of the  
Status Register  
W
Signal  
Mode  
Protected Area1  
Unprotected Area1  
1
0
1
0
0
1
Status Register is Writable (if the  
Software WREN instruction has set the  
Protected WEL bit) The values in the  
Protected against Page  
Program, Sector Erase  
and Bulk Erase  
Ready to accept Page  
Program and Sector Erase  
instructions  
(SPM)  
SRWD, BP1 and BP0 bits can be  
changed  
Status Register is Hardware write  
protected The values in the  
SRWD, BP1 and BP0 bits cannot  
be changed  
Hardware  
Protected  
(HPM)  
Protected against Page  
Program, Sector Erase  
and Bulk Erase  
Ready to accept Page  
Program and Sector Erase  
instructions  
0
1
Note: 1. As defined by the values in the Block Protect (BP1, BP0) bits of the Status Register, as shown in Table 1.  
Register are rejected, and are not accepted for execution).  
The protection features of the device are summarized in Table  
7.  
As a consequence, all the data bytes in the memory area  
that are software protected (SPM) by the Block Protect  
(BP1, BP0) bits of the Status Register, are also hardware  
protected against data modification.  
When the Status Register Write Disable (SRWD) bit of the  
Status Register is 0 (its initial delivery state), it is possible to  
write to the Status Register provided that the Write Enable  
Latch (WEL) bit has previously been set by a Write Enable  
(WREN) instruction, regardless of the whether Write Protect  
Regardless of the order of the two events, the Hardware  
Protected Mode (HPM) can be entered:  
­
by setting the Status Register Write Disable (SRWD) bit  
after driving Write Protect ( ) Low  
(
) is driven High or Low.  
W
W
When the Status Register Write Disable (SRWD) bit of the  
Status Register is set to 1, two cases need to be considered,  
­
or by driving Write Protect (  
) Low after setting the  
W
Status Register Write Disable (SRWD) bit.  
The only way to exit the Hardware Protected Mode (HPM)  
once entered is to pull Write Protect ( ) High.  
depending on the state of Write Protect ( ):  
W
­
If Write Protect ( ) is driven High, it is possible to write  
W
W
to the Status Register provided that the Write Enable  
Latch (WEL) bit has previously been set by a Write Enable  
(WREN) instruction.  
If Write Protect ( ) is permanently tied High, the Hardware  
W
Protected Mode (HPM) can never be activated, and only the  
Software Protected Mode (SPM), using the Block Protect  
(BP1, BP0) bits of the Status Register, can be used.  
­
If Write Protect (W) is driven Low, it is not possible to write  
to the Status Register even if the Write Enable Latch  
(WEL) bit has previously been set by a Write Enable  
(WREN) instruction. (Attempts to write to the Status  
(August, 2007, Version 1.0)  
15  
AMIC Technology Corp.