欢迎访问ic37.com |
会员登录 免费注册
发布采购

AMS812T 参数 Datasheet PDF下载

AMS812T图片预览
型号: AMS812T
PDF下载: 下载PDF文件 查看货源
内容描述: 3V ,3.3V和5V电源电压的精度监测 [Precision Monitoring of 3V, 3.3V, and 5V Power-Supply Voltages]
分类和应用: 监控
文件页数/大小: 8 页 / 310 K
品牌: AMS [ Advanced Monolithic Systems Ltd ]
 浏览型号AMS812T的Datasheet PDF文件第1页浏览型号AMS812T的Datasheet PDF文件第2页浏览型号AMS812T的Datasheet PDF文件第3页浏览型号AMS812T的Datasheet PDF文件第4页浏览型号AMS812T的Datasheet PDF文件第6页浏览型号AMS812T的Datasheet PDF文件第7页浏览型号AMS812T的Datasheet PDF文件第8页  
AMS811/812
Pin Description
PIN
AMS811
1
2
AMS812
1
NAME
GND
RESET
Ground
Active-Low Reset Output.
RESET
remains low while V
CC
is below the reset threshold or while
MR
is held low.
RESET
remains low for the Reset Active Timeout Period (t
RP
) after the reset
conditions are terminated.
Active-High Reset Output. RESET remains high while V
CC
is below the reset threshold or while
MR
is held low. RESET remains high for Reset Active Timeout Period (t
RP
) after the reset condi-
tions are terminated.
Manual Reset Input. A logic low on
MR
asserts reset. Reset remains asserted as long as
MR
is
low and for 180ms after
MR
returns high. This active-low input has an internal 20kΩ pull-up
resistor. It can be driven from a TTL or CMOS-logic line, or shorted to ground with a switch.
Leave open if unused.
+5V, +3.3V, or +3V Supply Voltage
FUNCTION
2
RESET
3
3
MR
4
4
V
CC
_______________ Detailed Description
Reset Output
A microprocessor’s (µP’s) reset input starts the µP in a
known state. These µP supervisory circuits assert reset
to prevent code execution errors during power-up,
power-down, or brownout conditions.
RESET
is guaranteed to be a logic low for V
CC
> 1V.
Once V
CC
exceeds the reset threshold, an internal
timer keeps
RESET
low for the reset timeout period;
after this interval,
RESET
goes high.
If a brownout condition occurs (V
CC
dips below the
reset threshold),
RESET
goes low. Any time V
CC
goes
below the reset threshold, the internal timer resets to
zero, and
RESET
goes low. The internal timer starts
after V
CC
returns above the reset threshold, and
RESET
remains low for the reset timeout period.
The manual reset input (MR) can also initiate a reset.
See the
Manual Reset Input
section.
The
AMS812
has an active-high RESET output that is
the inverse of the
AMS811’s
RESET
output.
Manual Reset Input
Many µP-based products require manual reset capabil-
ity, allowing the operator, a test technician, or external
logic circuitry to initiate a reset. A logic low on
MR
asserts reset. Reset remains asserted while
MR
is low,
and for the Reset Active Timeout Period (t
RP
) after
MR
returns high. This input has an internal 20kΩ pull-up
resistor, so it can be left open if it is not used.
MR
can
be driven with TTL or CMOS-logic levels, or with open-
drain/collector outputs. Connect a normally open
momentary switch from
MR
to GND to create a manual-
reset function; external debounce circuitry is not
required. If
MR
is driven from long cables or if the
device is used in a noisy environment, connecting a
0.1µF capacitor from
MR
to ground provides additional
noise immunity.
Reset Threshold Accuracy
The
AMS811/AMS812
are ideal for systems using a 5V
±5% or 3V ±5% power supply with ICs specified for 5V
±10% or 3V ±10%, respectively. They are designed to
meet worst-case specifications over temperature. The
reset is guaranteed to assert after the power supply
falls out of regulation, but before power drops below
the minimum specified operating voltage range for the
system ICs. The thresholds are pre-trimmed and exhibit
tight distribution, reducing the range over which an
undesirable reset may occur.
5
Advanced Monolithic Systems
http://www.ams-semitech.com