欢迎访问ic37.com |
会员登录 免费注册
发布采购

AT91SAM7X256-AU 参数 Datasheet PDF下载

AT91SAM7X256-AU图片预览
型号: AT91SAM7X256-AU
PDF下载: 下载PDF文件 查看货源
内容描述: 集成了ARM7TDMI ARM的Thumb处理器 [Incorporates the ARM7TDMI ARM Thumb Processor]
分类和应用:
文件页数/大小: 45 页 / 1160 K
品牌: ATMEL [ ATMEL CORPORATION ]
 浏览型号AT91SAM7X256-AU的Datasheet PDF文件第2页浏览型号AT91SAM7X256-AU的Datasheet PDF文件第3页浏览型号AT91SAM7X256-AU的Datasheet PDF文件第4页浏览型号AT91SAM7X256-AU的Datasheet PDF文件第5页浏览型号AT91SAM7X256-AU的Datasheet PDF文件第6页浏览型号AT91SAM7X256-AU的Datasheet PDF文件第7页浏览型号AT91SAM7X256-AU的Datasheet PDF文件第8页浏览型号AT91SAM7X256-AU的Datasheet PDF文件第9页  
Features
Incorporates the ARM7TDMI
®
ARM
®
Thumb
®
Processor
– High-performance 32-bit RISC Architecture
– High-density 16-bit Instruction Set
• Leader in MIPS/Watt
– EmbeddedICE
In-circuit Emulation, Debug Communication Channel Support
Internal High-speed Flash
– 512 Kbytes (AT91SAM7X512) Organized in Two Banks of 1024 Pages of
256 Bytes (Dual Plane)
– 256 Kbytes (AT91SAM7X256) Organized in 1024 Pages of 256 Bytes (Single Plane)
– 128 Kbytes (AT91SAM7X128) Organized in 512 Pages of 256 Bytes (Single Plane)
• Single Cycle Access at Up to 30 MHz in Worst Case Conditions
• Prefetch Buffer Optimizing Thumb Instruction Execution at Maximum Speed
• Page Programming Time: 6 ms, Including Page Auto-erase,
Full Erase Time: 15 ms
• 10,000 Write Cycles, 10-year Data Retention Capability,
Sector Lock Capabilities, Flash Security Bit
• Fast Flash Programming Interface for High Volume Production
Internal High-speed SRAM, Single-cycle Access at Maximum Speed
– 128 Kbytes (AT91SAM7X512)
– 64 Kbytes (AT91SAM7X256)
– 32 Kbytes (AT91SAM7X128)
Memory Controller (MC)
– Embedded Flash Controller, Abort Status and Misalignment Detection
Reset Controller (RSTC)
– Based on Power-on Reset Cells and Low-power Factory-calibrated Brownout
Detector
– Provides External Reset Signal Shaping and Reset Source Status
Clock Generator (CKGR)
– Low-power RC Oscillator, 3 to 20 MHz On-chip Oscillator and one PLL
Power Management Controller (PMC)
– Power Optimization Capabilities, Including Slow Clock Mode (Down to 500 Hz) and
Idle Mode
– Four Programmable External Clock Signals
Advanced Interrupt Controller (AIC)
– Individually Maskable, Eight-level Priority, Vectored Interrupt Sources
– Two External Interrupt Sources and One Fast Interrupt Source, Spurious Interrupt
Protected
Debug Unit (DBGU)
– 2-wire UART and Support for Debug Communication Channel interrupt,
Programmable ICE Access Prevention
Periodic Interval Timer (PIT)
– 20-bit Programmable Counter plus 12-bit Interval Counter
Windowed Watchdog (WDT)
– 12-bit key-protected Programmable Counter
– Provides Reset or Interrupt Signals to the System
– Counter May Be Stopped While the Processor is in Debug State or in Idle Mode
Product
Description
AT91SAM7X512
AT91SAM7X256
AT91SAM7X128
Preliminary
Summary
NOTE:
This is a summary document.
The complete document is available on
the Atmel website at
6120ES–ATARM–08-Oct-07