欢迎访问ic37.com |
会员登录 免费注册
发布采购

CAT1163WI-25 参数 Datasheet PDF下载

CAT1163WI-25图片预览
型号: CAT1163WI-25
PDF下载: 下载PDF文件 查看货源
内容描述: 监控电路,带有I2C串行串行EEPROM CMOS ,精密复位控制器和看门狗定时器 [Supervisory Circuits with I2C Serial Serial CMOS EEPROM, Precision Reset Controller and Watchdog Timer]
分类和应用: 外围集成电路光电二极管监控控制器可编程只读存储器电动程控只读存储器电可擦编程只读存储器
文件页数/大小: 14 页 / 151 K
品牌: CATALYST [ CATALYST SEMICONDUCTOR ]
 浏览型号CAT1163WI-25的Datasheet PDF文件第6页浏览型号CAT1163WI-25的Datasheet PDF文件第7页浏览型号CAT1163WI-25的Datasheet PDF文件第8页浏览型号CAT1163WI-25的Datasheet PDF文件第9页浏览型号CAT1163WI-25的Datasheet PDF文件第11页浏览型号CAT1163WI-25的Datasheet PDF文件第12页浏览型号CAT1163WI-25的Datasheet PDF文件第13页浏览型号CAT1163WI-25的Datasheet PDF文件第14页  
CAT1163  
Selective/Random Read  
array can be read during one operation. If more than E  
(where E=2047 for the CAT1163) bytes are read out,  
the counter will ‘wrap around’ and continue to clock out  
data bytes.  
Selective/Random READ operations allow the  
Master device to select at random any memory  
location for a READ operation. The Master device  
first performs a ‘dummy’ write operation by sending  
the START condition, slave address and byte  
addresses of the location it wishes to read. After the  
CAT1163 acknowledges, the Master device sends  
the START condition and the slave address again,  
Manual Reset Operation  
¯¯¯¯¯¯  
The CAT116x RESET or RESET pin can also be used  
as a manual reset input.  
Only the “active” edge of the manual reset input is  
internally sensed. The positive edge is sensed if  
RESET is used as a manual reset input and the  
¯¯  
this time with the R/W bit set to one. The CAT1163  
then responds with its acknowledge and sends the  
8-bit byte requested. The master device does not  
send an acknowledge but will generate a STOP  
condition.  
¯¯¯¯¯¯  
negative edge is sensed if RESET is used as a manual  
reset input.  
An internal counter starts a 200ms count. During this  
time, the complementary reset output will be kept in the  
active state. If the manual reset input is forced active for  
more than 200ms, the complementary reset output will  
switch back to the non active state after the 200ms  
expired, regardless for how long the manual reset input  
is forced active.  
Sequential Read  
The Sequential READ operation can be initiated by  
either the Immediate Address READ or Selective  
READ operations. After the CAT1163 sends the  
inital 8-bit byte requested, the Master will responds  
with an acknowledge which tells the device it  
requires more data. The CAT1163 will continue to  
output an 8-bit byte for each acknowledge, thus  
sending the STOP condition.  
The embedded EEPROM is disabled as long as a reset  
condition is maintained on any RESET pin. If the  
¯¯¯¯¯¯  
external forced RESET/RESET is longer than internal  
The data being transmitted from the CAT1163 is  
outputted sequentially with data from address N  
followed by data from address N+1. The READ  
operation address counter increments all of the  
CAT1163 address bits so that the entire memory  
controlled time-out period, tPURST, the memory will not  
respond with an acknowledge for any access as long as  
the manual reset input is active.  
Figure 10. Selective Read Timing  
S
T
A
R
T
S
T
A
R
T
S
T
O
P
BUS ACTIVITY:  
MASTER  
SLAVE  
ADDRESS  
BYTE  
ADDRESS (n)  
SLAVE  
ADDRESS  
SDA LINE  
S
S
P
A
C
K
A
C
K
A
C
K
N
O
DATA n  
A
C
K
Figure 11. Sequential Read Timing  
S
T
O
P
BUS ACTIVITY:  
MASTER  
SLAVE  
ADDRESS  
DATA n  
DATA n+1  
DATA n+2  
DATA n+x  
SDA LINE  
P
A
C
K
A
C
K
A
C
K
A
C
K
N
O
A
C
K
Doc. No. 3003 Rev. E  
10  
© 2007 Catalyst Semiconductor, Inc.  
Characteristics subject to change without notice