欢迎访问ic37.com |
会员登录 免费注册
发布采购

CAT1163WI-25 参数 Datasheet PDF下载

CAT1163WI-25图片预览
型号: CAT1163WI-25
PDF下载: 下载PDF文件 查看货源
内容描述: 监控电路,带有I2C串行串行EEPROM CMOS ,精密复位控制器和看门狗定时器 [Supervisory Circuits with I2C Serial Serial CMOS EEPROM, Precision Reset Controller and Watchdog Timer]
分类和应用: 外围集成电路光电二极管监控控制器可编程只读存储器电动程控只读存储器电可擦编程只读存储器
文件页数/大小: 14 页 / 151 K
品牌: CATALYST [ CATALYST SEMICONDUCTOR ]
 浏览型号CAT1163WI-25的Datasheet PDF文件第1页浏览型号CAT1163WI-25的Datasheet PDF文件第2页浏览型号CAT1163WI-25的Datasheet PDF文件第3页浏览型号CAT1163WI-25的Datasheet PDF文件第4页浏览型号CAT1163WI-25的Datasheet PDF文件第6页浏览型号CAT1163WI-25的Datasheet PDF文件第7页浏览型号CAT1163WI-25的Datasheet PDF文件第8页浏览型号CAT1163WI-25的Datasheet PDF文件第9页  
CAT1163
PIN DESCRIPTION
WDI:
WATCHDOG INPUT
If there is no transition on the WDI for more than 1.6
seconds, the watchdog timer times out.
WP:
WRITE PROTECT
If the pin is tied to V
CC
the entire memory array
becomes Write Protected (READ only). When the pin
is tied to GND or left floating normal read/write
operations are allowed to the device.
¯¯¯¯¯¯
RESET/RESET:
RESET I/O
These are open drain pins and can be used as reset
trigger inputs. By forcing a reset condition on the pins
the device will initiate and maintain a reset condition.
The RESET pin must be connected through a pull-
¯¯¯¯¯¯
down resistor, and the RESET pin must be connected
through a pull-up resistor.
SDA:
SERIAL DATA ADDRESS
The bidirectional serial data/address pin is used to
transfer all data into and out of the device. The SDA
pin is an open drain output and can be wire-ORed
with other open drain or open collector outputs.
If there is no transition on the SDA for more than 1.6
seconds, the watchdog timer times out.
SCL:
SERIAL CLOCK
Serial clock input.
up/down conditions. It is configured with open drain
RESET outputs. During power-up, the RESET outputs
remain active until V
CC
reaches the V
TH
threshold and
will continue driving the outputs for approximately
200ms (t
PURST
) after reaching V
TH
. After the t
PURST
timeout interval, the device will cease to drive the
reset outputs. At this point the reset outputs will be
pulled up or down by their respective pull up/down
resistors. During power-down, the RESET outputs will
¯¯¯¯¯¯
be active when V
CC
falls below V
TH
. The RESET
outputs will be valid so long as V
CC
is >1.0V (V
RVALID
).
The RESET pins are I/Os; therefore, the CAT1163
can act as a signal conditioning circuit for an
externally applied manual reset. The inputs are edge
triggered; that is, the RESET input in the CAT1163 will
initiate a reset timeout after detecting a low to high
¯¯¯¯¯¯
transition and the RESET input will initiate a reset
timeout after detecting a high to low transition.
Watchdog Timer
The Watchdog Timer provides an independent
protection for microcontrollers. During a system
failure, the CAT1163 will respond with a reset signal
after a time-out interval of 1.6 seconds for a lack of
activity. The CAT1163 is designed with the Watchdog
Timer feature on the SDA input. If the microcontroller
does not toggle the SDA input pin within 1.6 seconds,
the Watchdog Timer times out. This will generate a
reset condition on reset outputs. The Watchdog Timer
is cleared by any transition on WDI.
As long as the reset signal is asserted, the Watchdog
Timer will not count and will stay cleared.
DEVICE OPERATION
Reset Controller Description
The CAT1163 precision RESET controller ensures
correct system operation during brownout and power
Figure 1. RESET Output Timing
t
GLITCH
V
TH
V
RVALID
V
CC
t
PURST
t
RPD
t
PURST
RESE T
t
RPD
RESE T
© 2007 Catalyst Semiconductor, Inc.
Characteristics subject to change without notice
5
Doc. No. 3003 Rev. E