欢迎访问ic37.com |
会员登录 免费注册
发布采购

CS4339-KS 参数 Datasheet PDF下载

CS4339-KS图片预览
型号: CS4339-KS
PDF下载: 下载PDF文件 查看货源
内容描述: 8引脚,24位, 96千赫立体声D / A转换器 [8-Pin, 24-Bit, 96 kHz Stereo D/A Converter]
分类和应用: 转换器
文件页数/大小: 26 页 / 799 K
品牌: CIRRUS [ CIRRUS LOGIC ]
 浏览型号CS4339-KS的Datasheet PDF文件第11页浏览型号CS4339-KS的Datasheet PDF文件第12页浏览型号CS4339-KS的Datasheet PDF文件第13页浏览型号CS4339-KS的Datasheet PDF文件第14页浏览型号CS4339-KS的Datasheet PDF文件第16页浏览型号CS4339-KS的Datasheet PDF文件第17页浏览型号CS4339-KS的Datasheet PDF文件第18页浏览型号CS4339-KS的Datasheet PDF文件第19页  
CS4334/5/6/7/8/9
LRCK
Left Channel
Right Channel
SCLK
SDATA
1 0
19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
32 clocks
Internal SCLK Mode
Right Justified, 20-Bit Data
INT SCLK = 64 Fs if MCLK/LRCK = 512, 256 or 128
INT SCLK = 48 Fs if MCLK/LRCK = 384 or 192
External SCLK Mode
Right Justified, 20-Bit Data
Data Valid on Rising Edge of SCLK
SCLK Must Have at Least 40 Cycles per LRCK Period
Figure 13. CS4337 Data Format
LRCK
Left Channel
Right Channel
SCLK
SDATA
15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
32 clocks
Internal SCLK Mode
Right Justified, 16-Bit Data
INT SCLK = 32 Fs if MCLK/LRCK = 512, 256 or 128
INT SCLK = 48 Fs if MCLK/LRCK = 384 or 192
External SCLK Mode
Right Justified, 16-Bit Data
Data Valid on Rising Edge of SCLK
SCLK Must Have at Least 32 Cycles per LRCK Period
Figure 14. CS4338 Data Format
LRCK
Left Channel
Right Channel
SCLK
SDATA
1 0
17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
32 clocks
Internal SCLK Mode
Right Justified, 18-Bit Data
INT SCLK = 64 Fs if MCLK/LRCK = 512, 256 or 128
INT SCLK = 48 Fs if MCLK/LRCK = 384 or 192
External SCLK Mode
Right Justified, 18-Bit Data
Data Valid on Rising Edge of SCLK
SCLK Must Have at Least 36 Cycles per LRCK Period
Figure 15. CS4339 Data Format
DS248PP3
15