欢迎访问ic37.com |
会员登录 免费注册
发布采购

FX663P3 参数 Datasheet PDF下载

FX663P3图片预览
型号: FX663P3
PDF下载: 下载PDF文件 查看货源
内容描述: 呼叫进展解码器 [Call Progress Decoder]
分类和应用: 解码器电信集成电路电信信令电路电信电路光电二极管
文件页数/大小: 17 页 / 300 K
品牌: CMLMICRO [ CML MICROCIRCUITS ]
 浏览型号FX663P3的Datasheet PDF文件第1页浏览型号FX663P3的Datasheet PDF文件第2页浏览型号FX663P3的Datasheet PDF文件第3页浏览型号FX663P3的Datasheet PDF文件第5页浏览型号FX663P3的Datasheet PDF文件第6页浏览型号FX663P3的Datasheet PDF文件第7页浏览型号FX663P3的Datasheet PDF文件第8页浏览型号FX663P3的Datasheet PDF文件第9页  
1.3
Signal List
Signal
Name
XTALN
XTAL/CLOCK
Type
O/P
I/P
The inverted output of the on-chip oscillator.
The input to the on-chip oscillator, for external
Xtal circuit or clock.
D3, D2, D1 and D0 is a 4-bit parallel data word
output to the µController. The transmission of
data is under the control of the CSN input.
These 3-state outputs are held at high
impedance when CSN is at "1". See Bus Timing
Diagram (Figure 8).
If CSN is permanently at "0", D3, D2, D1 and D0
are permanently active. See Timing Diagram
(Figure 4 to 7).
7
CSN
I/P
The data output control function: this input is
provided by the µController. Data transfer
sequences are initiated, completed or aborted
by the CSN signal. See Bus Timing Diagram
(Figure 8).
This output indicates an interrupt condition to
the µController by going to a logic "0". This is a
"wire-ORable" output, enabling the connection of
up to 8 peripherals to 1 interrupt port on the
µController. This pin has a low impedance
pulldown to logic "0" when active and a high-
impedance when inactive. An external pullup
resistor is required.
If CSN is permanently at "0", the interrupt
condition is a logic "0" pulse. See Timing
Diagram (Figure 4 to 7).
9
ENABLE
I/P
A low level input selects the powersave mode,
all circuits are reset and disabled. D0 - D3
outputs become high impedance. A high level
enables all circuits. (See also CSN).
Description
Package
D4/P3
Pin No.
1
2
3
4
5
6
D3
D2
D1
D0
O/P
O/P
O/P
O/P
8
IRQN
O/P
©
1999
Consumer Microcircuits Limited
4
D/663/3