欢迎访问ic37.com |
会员登录 免费注册
发布采购

7C4282V/92V-15 参数 Datasheet PDF下载

7C4282V/92V-15图片预览
型号: 7C4282V/92V-15
PDF下载: 下载PDF文件 查看货源
内容描述: 64K / 128Kx9低压深同步FIFO的W /重传和深度扩展 [64K/128Kx9 Low Voltage Deep Sync FIFOs w/ Retransmit & Depth Expansion]
分类和应用: 先进先出芯片
文件页数/大小: 15 页 / 240 K
品牌: CYPRESS [ CYPRESS SEMICONDUCTOR ]
 浏览型号7C4282V/92V-15的Datasheet PDF文件第1页浏览型号7C4282V/92V-15的Datasheet PDF文件第2页浏览型号7C4282V/92V-15的Datasheet PDF文件第4页浏览型号7C4282V/92V-15的Datasheet PDF文件第5页浏览型号7C4282V/92V-15的Datasheet PDF文件第6页浏览型号7C4282V/92V-15的Datasheet PDF文件第7页浏览型号7C4282V/92V-15的Datasheet PDF文件第8页浏览型号7C4282V/92V-15的Datasheet PDF文件第9页  
CY7C4282V
CY7C4292V
Pin Definitions
Signal Name
D
0−8
Q
0−8
WEN
REN
WCLK
RCLK
EF
FF
PAE
PAF/XO
Description
Data Inputs
Data Outputs
Write Enable
Read Enable
Write Clock
Read Clock
Empty Flag
Full Flag
Programmable
Almost Empty
Programmable
Almost Full/
Expansion
Output
First Load/
Retransmit
I/O
I
O
I
I
I
I
O
O
O
O
Data Inputs for 9-bit bus.
Data Outputs for 9-bit bus.
The only write enable when device is configured to have programmable flags. Data is
written on a LOW-to-HIGH transition of WCLK when WEN is asserted and FF is HIGH.
Enables the device for Read operation. REN must be asserted LOW to allow a Read
operation.
The rising edge clocks data into the FIFO when WEN is LOW and the FIFO is not Full.
When LD is asserted, WCLK writes data into the programmable flag-offset register.
The rising edge clocks data out of the FIFO when REN is LOW and the FIFO is not Empty.
When LD is LOW, RCLK reads data out of the programmable flag-offset register.
When EF is LOW, the FIFO is empty. EF is synchronized to RCLK.
When FF is LOW, the FIFO is full. FF is synchronized to WCLK.
When PAE is LOW, the FIFO is almost empty based on the almost empty offset value pro-
grammed into the FIFO. PAE is synchronized to RCLK.
Dual-Mode Pin:
Cascaded - Connected to XI of next device.
Not Cascaded - When PAF is LOW, the FIFO is almost full based on the almost full offset value
programmed into the FIFO. PAF is synchronized to WCLK.
Dual-Mode Pin:
Cascaded - The first device in the daisy chain will have FL tied to V
SS
; all other devices
will have FL tied to V
CC
. In standard mode or width expansion, FL is tied to V
SS
on all devices.
Not Cascaded - Retransmit function is available in stand-alone mode by strobing
RT.
Dual-Mode Pin:
Cascaded - Connected to XO of previous device.
Not Cascaded - LD is used to write or read the programmable flag offset registers. LD
must be asserted LOW during reset to enable standalone or width expansion operation.
If programmable offset register access is not required, LD can be tied to RS directly.
When OE is LOW, the FIFO’s data outputs drive the bus to which they are connect-
ed. If OE is HIGH, the FIFO’s outputs are in High Z (high-impedance) state.
Resets device to empty condition. A reset is required before an initial read or write
operation after power-up.
Static Discharge Voltage ........................................... >2001V
(per MIL-STD-883, Method 3015)
Latch-Up Current ..................................................... >200 mA
Description
FL/RT
I
XI/LD
Expansion In-
put/Load
I
OE
RS
Output Enable
Reset
I
I
Maximum Ratings
(Above which the useful life may be impaired. For user guide-
lines, not tested.)
Storage Temperature
....................................... −65
°
C to +150
°
C
Ambient Temperature with
Power Applied
.................................................... −55
°
C to +125
°
C
Supply Voltage to Ground Potential..........−0.5V to V
CC
+0.5V
DC Voltage Applied to Outputs
in High Z State
..............................................−0.5V
to V
CC
+0.5V
DC Input Voltage
.........................................−0.5V
to V
CC
+0.5V
Output Current into Outputs (LOW) ............................. 20 mA
Operating Range
Range
Commercial
Industrial
[1]
Ambient
Temperature
0
°
C to +70
°
C
−40
°
C to +85
°
C
V
CC [2]
3.3V
+
/−300mV
3.3V
+
/−300mV
Notes:
1. T
A
is the “instant on” case temperature.
2. V
CC
Range for commercial -10 ns is 3.3V ± 150 mV.
3