欢迎访问ic37.com |
会员登录 免费注册
发布采购

DS2188 参数 Datasheet PDF下载

DS2188图片预览
型号: DS2188
PDF下载: 下载PDF文件 查看货源
内容描述: T1 / CEPT抖动衰减器 [T1/CEPT Jitter Attenuator]
分类和应用: 衰减器
文件页数/大小: 11 页 / 152 K
品牌: DALLAS [ DALLAS SEMICONDUCTOR ]
 浏览型号DS2188的Datasheet PDF文件第2页浏览型号DS2188的Datasheet PDF文件第3页浏览型号DS2188的Datasheet PDF文件第4页浏览型号DS2188的Datasheet PDF文件第5页浏览型号DS2188的Datasheet PDF文件第6页浏览型号DS2188的Datasheet PDF文件第7页浏览型号DS2188的Datasheet PDF文件第8页浏览型号DS2188的Datasheet PDF文件第9页  
DS2188
T1/CEPT Jitter Attenuator
www.dalsemi.com
FEATURES
§
§
§
§
§
§
§
§
Attenuates clock and data jitter present in T1
or CEPT lines
Meets the jitter attenuation templates
outlined in TR62411, TR-TSY-000170,
G.735, and G.742
Only one external component required; either
a 6.176 MHz (T1) or 8.192 MHz (CEPT)
crystal
Selectable buffer size of 128 or 32 bits
Jitter attenuation is easily disabled
Single +5V supply; low-power CMOS
technology
Available in 16-pin DIP and 16-pin SOIC
(DS2188S)
Companion to the DS2186 Transmit Line
and DS2187 Receive Line Interface
PIN ASSIGNMENT
DJA
RPOS
RNEG
RCLK
BDS
TEST
XTAL OUT
VSS
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
VDD
RRPOS
RRNEG
RRCLK
RST
BL
XTAL2
XTAL1
16-Pin DIP/SOIC
DESCRIPTION
The DS2188 T1/CEPT Jitter Attenuator Chip contains a 128 X 2-bit buffer which, in conjunction with an
external 4X crystal, is used to attenuate the incoming jitter present in clock and data. The device meets all
of the latest applicable specifications including those outlined in TR 62411 (Accunet* T1.5 Service
Description and Interface Specifications, December 1990), TR-TSY-000170 (Digital Cross-Connect
System Requirements and Objectives, November 1985), and the CCITT Recommendations G.735 and
G.742. The DS2188 is compatible with the DS2180A T1/ISDN Primary Rate Transceiver and DS2181A
CEPT Transceiver and is the companion to the DS2187 T1/CEPT Receive Line Interface and DS2186
T1/CEPT Transmit Line Interface. It can also be used in conjunction with the DS2190 T1 Network
Interface Unit.
OVERVIEW
The RCLK input is fed to a 128 x 2-bit FIFO where it drives the write pointer for the positive (RPOS) and
negative (RNEG) data. The read pointer of the FIFO and RRCLK is generated by dividing the frequency
of the crystal connected to XTAL1 and XTAL2 by four. The frequency of the crystal is adjusted by a
DPLL to the long-term average frequency of RCLK. As long as the jitter present at RCLK is less than
120 unit intervals peak-to-peak (UIpp), then the FIFO buffer will be able to absorb the incoming jitter and
it will be attenuated in accordance with TR 62411 (December 1990). In this situation, the BL (Buffer
Limit) pin will remain low. Figures 1 and 2 illustrate the DS2188 Jitter Attenuator performance.
1 of 11
092299