欢迎访问ic37.com |
会员登录 免费注册
发布采购

EDJ1108BABG-8C-E 参数 Datasheet PDF下载

EDJ1108BABG-8C-E图片预览
型号: EDJ1108BABG-8C-E
PDF下载: 下载PDF文件 查看货源
内容描述: 1G位DDR3 SDRAM [1G bits DDR3 SDRAM]
分类和应用: 存储内存集成电路动态存储器双倍数据速率时钟
文件页数/大小: 148 页 / 1878 K
品牌: ELPIDA [ ELPIDA MEMORY ]
 浏览型号EDJ1108BABG-8C-E的Datasheet PDF文件第6页浏览型号EDJ1108BABG-8C-E的Datasheet PDF文件第7页浏览型号EDJ1108BABG-8C-E的Datasheet PDF文件第8页浏览型号EDJ1108BABG-8C-E的Datasheet PDF文件第9页浏览型号EDJ1108BABG-8C-E的Datasheet PDF文件第11页浏览型号EDJ1108BABG-8C-E的Datasheet PDF文件第12页浏览型号EDJ1108BABG-8C-E的Datasheet PDF文件第13页浏览型号EDJ1108BABG-8C-E的Datasheet PDF文件第14页  
EDJ1108BABG, EDJ1116BABG
Input Slew Rate Derating
For all input signals the total tIS, tDS (setup time) and tIH, tDH (hold time) required is calculated by adding the data
sheet tIS (base), tDS (base) and tIH (base), tDH (base) value to the
∆tIS, ∆tDS
and
∆tIH, ∆tDH
derating value
respectively.
Example: tDS (total setup time) = tDS (base) +
∆tDS.
Setup (tIS, tDS) nominal slew rate for a rising signal is defined as the slew rate between the last crossing of VREF
(DC) and the first crossing of VIH (AC) min. Setup (tIS, tDS) nominal slew rate for a falling signal is defined as the
slew rate between the last crossing of VREF (DC) and the first crossing of VIL (AC) max. If the actual signal is
always earlier than the nominal slew rate line between shaded ‘VREF (DC) to AC region’, use nominal slew rate for
derating value (See the figure of Slew Rate Definition Nominal).
If the actual signal is later than the nominal slew rate line anywhere between shaded ‘VREF (DC) to AC region’, the
slew rate of a tangent line to the actual signal from the AC level to DC level is used for derating value (see the figure
of Slew Rate Definition Tangent).
Hold (tIH, tDH) nominal slew rate for a rising signal is defined as the slew rate between the last crossing of
VIL (DC) max. and the first crossing of VREF (DC). Hold (tIH, tDH) nominal slew rate for a falling signal is defined
as the slew rate between the last crossing of VIH (DC) min. and the first crossing of VREF (DC). If the actual signal
is always later than the nominal slew rate line between shaded ‘DC level to VREF (DC) region’, use nominal slew
rate for derating value (See the figure of Slew Rate Definition Nominal).
If the actual signal is earlier than the nominal slew rate line anywhere between shaded ‘DC to VREF (DC) region’,
the slew rate of a tangent line to the actual signal from the DC level to VREF (DC) level is used for derating value
(see the figure of Slew Rate Definition Tangent).
For a valid transition the input signal has to remain above/below VIH/VIL(AC) for some time tVAC (see the table of
Required time tVAC above VIH(AC) {below VIL(AC)} for valid transition).
Although for slow slew rates the total setup time might be negative (i.e. a valid input signal will not have reached
VIH/IL (AC) at the time of the rising clock transition) a valid input signal is still required to complete the transition and
reach VIH/IL (AC).
For slew rates in between the values listed in the tables below, the derating values may obtained by linear
interpolation.
These values are typically not subject to production test. They are verified by design and characterization.
[Address/Command Setup and Hold Base-Values for 1V/ns]
DDR3-800
tIS(base)
tIH(base)
tIS(base) AC150
200
275
200 + 150
DDR3-1066
125
200
125 + 150
DDR3-1333
65
140
65 + 125
DDR3-1600
45
120
45 + 125
Unit
ps
ps
ps
Reference
VIH/VIL(AC)
VIH/VIL(DC)
VIH/VIL(AC)
Notes: 1 AC/DC referenced for 1V/ns Address/Command slew rate and 2V/ns differential CK, /CK slew rate.
2. The tHS (base) AC150 specifications are adjusted from the tIS(base) specification by adding an additional
100ps of derating to accommodate for the lower alternate threshold of 150mV and another 25ps to
account for the earlier reference point [(175mv
150mv)/1V/ns]
Data Sheet E1248E40 (Ver. 4.0)
10