欢迎访问ic37.com |
会员登录 免费注册
发布采购

HM5425801BTT-10 参数 Datasheet PDF下载

HM5425801BTT-10图片预览
型号: HM5425801BTT-10
PDF下载: 下载PDF文件 查看货源
内容描述: 256M SSTL_2接口DDR SDRAM 143兆赫/ 133兆赫/ 125兆赫/ 100 MHz的4 Mword 】 16位】 4银行/ 8 - Mword 】 8位】 4银行/ 16 Mword 】 4位】 4-银行 [256M SSTL_2 interface DDR SDRAM 143 MHz/133 MHz/125 MHz/100 MHz 4-Mword 】 16-bit 】 4-bank/8-Mword 】 8-bit 】 4-bank/ 16-Mword 】 4-bit 】 4-bank]
分类和应用: 动态存储器双倍数据速率
文件页数/大小: 65 页 / 481 K
品牌: ELPIDA [ ELPIDA MEMORY ]
 浏览型号HM5425801BTT-10的Datasheet PDF文件第2页浏览型号HM5425801BTT-10的Datasheet PDF文件第3页浏览型号HM5425801BTT-10的Datasheet PDF文件第4页浏览型号HM5425801BTT-10的Datasheet PDF文件第5页浏览型号HM5425801BTT-10的Datasheet PDF文件第6页浏览型号HM5425801BTT-10的Datasheet PDF文件第7页浏览型号HM5425801BTT-10的Datasheet PDF文件第8页浏览型号HM5425801BTT-10的Datasheet PDF文件第9页  
HM5425161B Series
HM5425801B Series
HM5425401B Series
256M SSTL_2 interface DDR SDRAM
143 MHz/133 MHz/125 MHz/100 MHz
4-Mword
×
16-bit
×
4-bank/8-Mword
×
8-bit
×
4-bank/
16-Mword
×
4-bit
×
4-bank
E0086H20 (Ver. 2.0)
Jan. 23, 2002
Description
The HM5425161B, the HM5425801B and the HM5425401B are the Double Data Rate (DDR) SDRAM
devices. Read and write operations are performed at the cross points of the CLK and the
CLK.
This high
speed data transfer is realized by the 2-bit prefetch piplined architecture. Data strobe (DQS) both for read and
write are available for high speed and reliable data bus design. By setting extended mode resistor, the on-chip
Delay Locked Loop (DLL) can be set enable or disable.
Features
2.5 V power supply
SSTL-2 interface for all inputs and outputs
Clock frequency: 143 MHz/133 MHz/125 MHz/100 MHz (max)
Data inputs, outputs, and DM are synchronized with DQS
4 banks can operate simultaneously and independently
Burst read/write operation
Programmable burst length: 2/4/8
Burst read stop capability
Elpida Memory, Inc. is a joint venture DRAM company of NEC Corporation and Hitachi, Ltd.