欢迎访问ic37.com |
会员登录 免费注册
发布采购

UPD45128441G5-A10-9JF 参数 Datasheet PDF下载

UPD45128441G5-A10-9JF图片预览
型号: UPD45128441G5-A10-9JF
PDF下载: 下载PDF文件 查看货源
内容描述: 128M位同步DRAM 4银行, LVTTL [128M-bit Synchronous DRAM 4-bank, LVTTL]
分类和应用: 存储内存集成电路光电二极管动态存储器时钟
文件页数/大小: 92 页 / 669 K
品牌: ELPIDA [ ELPIDA MEMORY ]
 浏览型号UPD45128441G5-A10-9JF的Datasheet PDF文件第2页浏览型号UPD45128441G5-A10-9JF的Datasheet PDF文件第3页浏览型号UPD45128441G5-A10-9JF的Datasheet PDF文件第4页浏览型号UPD45128441G5-A10-9JF的Datasheet PDF文件第5页浏览型号UPD45128441G5-A10-9JF的Datasheet PDF文件第6页浏览型号UPD45128441G5-A10-9JF的Datasheet PDF文件第7页浏览型号UPD45128441G5-A10-9JF的Datasheet PDF文件第8页浏览型号UPD45128441G5-A10-9JF的Datasheet PDF文件第9页  
DATA SHEET
MOS INTEGRATED CIRCUIT
µ
PD45128441, 45128841, 45128163
128M-bit Synchronous DRAM
4-bank, LVTTL
Description
The
µ
PD45128441, 45128841, 45128163 are high-speed 134,217,728-bit synchronous dynamic random-access
memories, organized as 8,388,608
×
4
×
4, 4,194,304
×
8
×
4, 2,097,152
×
16
×
4 (word
×
bit
×
bank), respectively.
The synchronous DRAMs achieved high-speed data transfer using the pipeline architecture.
All inputs and outputs are synchronized with the positive edge of the clock.
The synchronous DRAMs are compatible with Low Voltage TTL (LVTTL).
These products are packaged in 54-pin TSOP (II).
Features
Fully Synchronous Dynamic RAM, with all signals referenced to a positive clock edge
Pulsed interface
Possible to assert random column address in every cycle
Quad internal banks controlled by BA0(A13) and BA1(A12)
Byte control (×16) by LDQM and UDQM
Programmable Wrap sequence (Sequential / Interleave)
Programmable burst length (1, 2, 4, 8 and full page)
Programmable /CAS latency (2 and 3)
Automatic precharge and controlled precharge
CBR (Auto) refresh and self refresh
• ×4, ×8, ×16
organization
Single 3.3 V
±
0.3 V power supply
LVTTL compatible inputs and outputs
4,096 refresh cycles / 64 ms
Burst termination by Burst stop command and Precharge command
The information in this document is subject to change without notice. Before using this document, please
confirm that this is the latest version.
Not all devices/types available in every country. Please check with local Elpida Memory, Inc. for
availability and additional information.
Document No. E0031N30 (Ver. 3.0)
Date Published August 2001 CP (K)
Printed in Japan
Elpida Memory, Inc. is a joint venture DRAM company of NEC Corporation and Hitachi, Ltd.