欢迎访问ic37.com |
会员登录 免费注册
发布采购

EN25B10-50VIP 参数 Datasheet PDF下载

EN25B10-50VIP图片预览
型号: EN25B10-50VIP
PDF下载: 下载PDF文件 查看货源
内容描述: 1兆位串行闪存与引导和参数部门 [1 Mbit Serial Flash Memory with Boot and Parameter Sectors]
分类和应用: 闪存
文件页数/大小: 31 页 / 386 K
品牌: EON [ EON SILICON SOLUTION INC. ]
 浏览型号EN25B10-50VIP的Datasheet PDF文件第3页浏览型号EN25B10-50VIP的Datasheet PDF文件第4页浏览型号EN25B10-50VIP的Datasheet PDF文件第5页浏览型号EN25B10-50VIP的Datasheet PDF文件第6页浏览型号EN25B10-50VIP的Datasheet PDF文件第8页浏览型号EN25B10-50VIP的Datasheet PDF文件第9页浏览型号EN25B10-50VIP的Datasheet PDF文件第10页浏览型号EN25B10-50VIP的Datasheet PDF文件第11页  
EN25B10
Table 3b. Protected Area Sizes- Top Boot Sector Organization
Status Register
Content
BP2
BP1
BP0
Bit
Bit
Bit
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
Memory Content
Protect Sectors
None
Sector 6
Sector 5 to 6
Sector 4 to 6
Sector 3 to 6
Sector 2 to 6
All
All
Addresses
None
01F000h-01FFFFh
01E000h-01FFFFh
01C000h-01FFFFh
018000h-01FFFFh
010000h-01FFFFh
000000h-01FFFFh
000000h-01FFFFh
Density(KB)
Portion
None
Upper 1/32
Upper 1/16
Upper 1/8
Upper 1/4
Upper 1/2
All
All
None
4KB
8KB
16KB
32KB
64KB
128KB
128KB
Hold Function
The Hold (HOLD) signal is used to pause any serial communications with the device without resetting the
clocking sequence. However, taking this signal Low does not terminate any Write Status Register,
Program or Erase cycle that is currently in progress.
To enter the Hold condition, the device must be selected, with Chip Select (CS#) Low. The Hold condition
starts on the falling edge of the Hold (HOLD) signal, provided that this coincides with Serial Clock (CLK)
being Low (as shown in Figure 4.).
The Hold condition ends on the rising edge of the Hold (HOLD) signal, provided that this coincides with
Serial Clock (CLK) being Low.
If the falling edge does not coincide with Serial Clock (CLK) being Low, the Hold condition starts after
Serial Clock (CLK) next goes Low. Similarly, if the rising edge does not coincide with Serial Clock (CLK)
being Low, the Hold condition ends after Serial Clock (CLK) next goes Low. (This is shown in Figure 4.).
During the Hold condition, the Serial Data Output (DO) is high impedance, and Serial Data Input (DI) and
Serial Clock (CLK) are Don’t Care.
Normally, the device is kept selected, with Chip Select (CS#) driven Low, for the whole duration of the
Hold condition. This is to ensure that the state of the internal logic remains unchanged from the moment
of entering the Hold condition.
If Chip Select (CS#) goes High while the device is in the Hold condition, this has the effect of resetting the
internal logic of the device. To restart communication with the device, it is necessary to drive Hold (HOLD)
High, and then to drive Chip Select (CS#) Low. This prevents the device from going back to the Hold
condition.
Figure 4. Hold Condition Waveform
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
7
©2004 Eon Silicon Solution, Inc., www.essi.com.tw
Rev. B, Issue Date: 2006/12/26