欢迎访问ic37.com |
会员登录 免费注册
发布采购

EN25F20-100GCP 参数 Datasheet PDF下载

EN25F20-100GCP图片预览
型号: EN25F20-100GCP
PDF下载: 下载PDF文件 查看货源
内容描述: 2兆位串行闪存与4KB的扇区制服 [2 Mbit Serial Flash Memory with 4Kbytes Uniform Sector]
分类和应用: 闪存存储内存集成电路光电二极管时钟
文件页数/大小: 33 页 / 1277 K
品牌: EON [ EON SILICON SOLUTION INC. ]
 浏览型号EN25F20-100GCP的Datasheet PDF文件第5页浏览型号EN25F20-100GCP的Datasheet PDF文件第6页浏览型号EN25F20-100GCP的Datasheet PDF文件第7页浏览型号EN25F20-100GCP的Datasheet PDF文件第8页浏览型号EN25F20-100GCP的Datasheet PDF文件第10页浏览型号EN25F20-100GCP的Datasheet PDF文件第11页浏览型号EN25F20-100GCP的Datasheet PDF文件第12页浏览型号EN25F20-100GCP的Datasheet PDF文件第13页  
EN25F20
INSTRUCTIONS
All instructions, addresses and data are shifted in and out of the device, most significant bit first. Serial
Data Input (DI) is sampled on the first rising edge of Serial Clock (CLK) after Chip Select (CS#) is driven
Low. Then, the one-byte instruction code must be shifted in to the device, most significant bit first, on
Serial Data Input (DI), each bit being latched on the rising edges of Serial Clock (CLK).
The instruction set is listed in Table 4. Every instruction sequence starts with a one-byte instruction code.
Depending on the instruction, this might be followed by address bytes, or by data bytes, or by both or
none. Chip Select (CS#) must be driven High after the last bit of the instruction sequence has been
shifted in. In the case of a Read Data Bytes (READ), Read Data Bytes at Higher Speed (Fast_Read),
Read Status Register (RDSR) or Release from Deep Power-down, and Read Device ID (RDI)
instruction, the shifted-in instruction sequence is followed by a data-out sequence. Chip Select (CS#)
can be driven High after any bit of the data-out sequence is being shifted out.
In the case of a Page Program (PP), Sector Erase (SE), Block Erase (BE), Chip Erase (CE), Write
Status Register (WRSR), Write Enable (WREN), Write Disable (WRDI) or Deep Power-down (DP)
instruction, Chip Select (CS#) must be driven High exactly at a byte boundary, otherwise the instruction
is rejected, and is not executed. That is, Chip Select (CS#) must driven High when the number of clock
pulses after Chip Select (CS#) being driven Low is an exact multiple of eight. For Page Program, if at
any time the input byte is not a full byte, nothing will happen and WEL will not be reset.
In the case of multi-byte commands of Page Program (PP), and Release from Deep Power Down
(RES ) minimum number of bytes specified has to be given, without which, the command will be
ignored.
In the case of Page Program, if the number of byte after the command is less than 4 (at least 1
data byte), it will be ignored too. In the case of SE and BE, exact 24-bit address is a must, any
less or more will cause the command to be ignored.
All attempts to access the memory array during a Write Status Register cycle, Program cycle or Erase
cycle are ignored, and the internal Write Status Register cycle, Program cycle or Erase cycle continues
unaffected.
Table 4. Instruction Set
Instruction Name
Write Enable
Write Disable / Exit
OTP mode
Read Status
Register
Write Status
Register
Read Data
Fast Read
Page Program
Sector Erase
Block Erase
Chip Erase
Deep Power-down
Release from Deep
Power-down, and
read Device ID
Release from Deep
Power-down
Byte 1
Code
06h
04h
05h
01h
03h
0Bh
02h
20h
D8h/ 52h
C7h/ 60h
B9h
(3)
dummy
dummy
dummy
(ID7-ID0)
(S7-S0)(1)
S7-S0
A23-A16
A23-A16
A23-A16
A23-A16
A23-A16
A15-A8
A15-A8
A15-A8
A15-A8
A15-A8
A7-A0
A7-A0
A7-A0
A7-A0
A7-A0
(D7-D0)
dummy
D7-D0
(Next byte)
(D7-D0)
Next byte
continuous
(Next Byte)
continuous
continuous
continuous(2)
Byte 2
Byte 3
Byte 4
Byte 5
Byte 6
n-Bytes
ABh
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
9
©2004 Eon Silicon Solution, Inc.,
www.eonssi.com
Rev. E, Issue Date: 2008/12/15