欢迎访问ic37.com |
会员登录 免费注册
发布采购

EN25F16-100HI 参数 Datasheet PDF下载

EN25F16-100HI图片预览
型号: EN25F16-100HI
PDF下载: 下载PDF文件 查看货源
内容描述: 16兆位串行闪存与4KB的扇区制服 [16 Megabit Serial Flash Memory with 4Kbytes Uniform Sector]
分类和应用: 闪存
文件页数/大小: 35 页 / 456 K
品牌: EON [ EON SILICON SOLUTION INC. ]
 浏览型号EN25F16-100HI的Datasheet PDF文件第5页浏览型号EN25F16-100HI的Datasheet PDF文件第6页浏览型号EN25F16-100HI的Datasheet PDF文件第7页浏览型号EN25F16-100HI的Datasheet PDF文件第8页浏览型号EN25F16-100HI的Datasheet PDF文件第10页浏览型号EN25F16-100HI的Datasheet PDF文件第11页浏览型号EN25F16-100HI的Datasheet PDF文件第12页浏览型号EN25F16-100HI的Datasheet PDF文件第13页  
EN25F16
TABLE 3. Protected Area Sizes Sector Organization
Status Register
Content
BP2
BP1
BP0
Bit
Bit
Bit
1
1
1
1
1
0
1
0
1
1
0
0
0
1
1
0
1
0
0
0
1
0
0
0
Memory Content
Protect Blocks
All
All
16 to 31
24 to 31
28 to 31
30 to 31
31
None
Addresses
000000h-1FFFFFh
000000h-1FFFFFh
100000h-1FFFFFh
180000h-1FFFFFh
1C0000h-1FFFFFh
1E0000h-1FFFFFh
1F0000h-1FFFFFh
None
Density(KB)
2048KB
2048KB
1024KB
512KB
256KB
128KB
64KB
None
Portion
All
All
Upper 1/2
Upper 1/4
Upper 1/8
Upper 1/16
Upper 1/32
None
Hold Function
The Hold (HOLD) signal is used to pause any serial communications with the device without reset-
ting the clocking sequence. However, taking this signal Low does not terminate any Write Status
Register, Program or Erase cycle that is currently in progress.
To enter the Hold condition, the device must be selected, with Chip Select (CS#) Low. The Hold
condition starts on the falling edge of the Hold (HOLD) signal, provided that this coincides with Serial
Clock (CLK) being Low (as shown in Figure 4.).
The Hold condition ends on the rising edge of the Hold (HOLD) signal, provided that this coincides
with Serial Clock (CLK) being Low.
If the falling edge does not coincide with Serial Clock (CLK) being Low, the Hold condition starts af-
ter Serial Clock (CLK) next goes Low. Similarly, if the rising edge does not coincide with Serial Clock
(CLK) being Low, the Hold condition ends after Serial Clock (CLK) next goes Low. (This is shown in
Figure 4.).
During the Hold condition, the Serial Data Output (DO) is high impedance, and Serial Data Input (DI)
and Serial Clock (CLK) are Don’t Care.
Normally, the device is kept selected, with Chip Select (CS#) driven Low, for the whole duration of
the Hold condition. This is to ensure that the state of the internal logic remains unchanged from the
moment of entering the Hold condition.
If Chip Select (CS#) goes High while the device is in the Hold condition, this has the effect of
resetting the internal logic of the device. To restart communication with the device, it is necessary to
drive Hold (HOLD) High, and then to drive Chip Select (CS#) Low. This prevents the device from
going back to the Hold condition.
Figure 4. Hold Condition Waveform
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
9
©2004 Eon Silicon Solution, Inc., www.essi.com.tw
Rev. C, Issue Date: 2008/06/23