欢迎访问ic37.com |
会员登录 免费注册
发布采购

F49L040A 参数 Datasheet PDF下载

F49L040A图片预览
型号: F49L040A
PDF下载: 下载PDF文件 查看货源
内容描述: 4兆位( 512K ×8 )只有3V CMOS闪存 [4 Mbit (512K x 8) 3V Only CMOS Flash Memory]
分类和应用: 闪存
文件页数/大小: 41 页 / 391 K
品牌: ESMT [ ELITE SEMICONDUCTOR MEMORY TECHNOLOGY INC. ]
 浏览型号F49L040A的Datasheet PDF文件第2页浏览型号F49L040A的Datasheet PDF文件第3页浏览型号F49L040A的Datasheet PDF文件第4页浏览型号F49L040A的Datasheet PDF文件第5页浏览型号F49L040A的Datasheet PDF文件第6页浏览型号F49L040A的Datasheet PDF文件第7页浏览型号F49L040A的Datasheet PDF文件第8页浏览型号F49L040A的Datasheet PDF文件第9页  
EFST
F49L040A
4 Mbit (512K x 8)
3V Only CMOS Flash Memory
1. FEATURES
Single supply voltage 3.0V-3.6V
Fast access time: 70/90 ns
Compatible with JEDEC standard
- Pin-out, packages and software commands
compatible with single-power supply Flash
Low power consumption
- 7mA typical active current
- 25uA typical standby current
10,000 minimum program/erase cycles
Command register architecture
- Byte programming (9us typical)
- Sector Erase(sector structure: eight 64 KB)
Auto Erase (chip & sector) and Auto Program
- Any combination of sectors can be erased
concurrently; Chip erase also provided.
- Automatically program and verify data at specified
address
Erase Suspend/Erase Resume
- Suspend or Resume erasing sectors to allow the
read/program in another sector
End of program or erase detection
- Data polling
- Toggle bits
Sector Protection /Un-protection
- Hardware Protect/Unprotect any combination of sectors
from a program or erase operation.
Low V
CC
Write inhibit is equal to or less than 2.0V
Boot Sector Architecture
-
U = Upper Boot Sector
-
B = Bottom Boot Sector
Packages available:
- 32-pin TSOPI
- 32-pin PLCC
2. ORDERING INFORMATION
Part No
F49L040A-70T
F49L040A-70N
Boot
Upper/Bottom
Upper/Bottom
Speed
70 ns
70 ns
Package
TSOPI
PLCC
Part No
F49L040A-90T
F49L040A-90N
Boot
Upper/Bottom
Upper/Bottom
Speed
90 ns
90 ns
Package
TSOPI
PLCC
3. GENERAL DESCRIPTION
The F49L040A is a 4 Megabit, 3V only CMOS Flash
memory device organized as 512K bytes of 8 bits. This
device is packaged in standard 32-pin TSOPI and 32-pin
PLCC. It is designed to be programmed and erased both
in system and can in standard EPROM programmers.
With access times of 70 ns and 90 ns, the F49L040A
allows the operation of high-speed microprocessors. The
device has separate chip enable
CE
, write enable
WE
,
and output enable
OE
controls. EFST's memory devices
reliably store memory data even after 100,000 program
and erase cycles.
The F49L040A is entirely pin and command set
compatible with the JEDEC standard for 4 Megabit Flash
memory devices. Commands are written to the command
register using standard microprocessor write timings.
The F49L040A features a sector erase architecture.
The device memory array is divided into eight 64 Kbytes.
Sectors can be erased individually or in groups without
affecting the data in other sectors. Multiple-sector erase
and whole chip erase capabilities provide the flexibility to
revise the data in the device.
The sector protect/unprotect feature disables both
program and erase operations in any combination of the
sectors of the memory. This can be achieved in-system or
via programming equipment.
A low V
CC
detector inhibits write operations on loss of
power. End of program or erase is detected by the Data
Polling of DQ7, or by the Toggle Bit I feature on DQ6.
Once the program or erase cycle has been successfully
completed, the device internally resets to the Read mode.
Elite Flash Storage Technology Inc.
Publication Date : Apr. 2005
Revision: 1.0
1/41