欢迎访问ic37.com |
会员登录 免费注册
发布采购

M12L128168A-5BG2L 参数 Datasheet PDF下载

M12L128168A-5BG2L图片预览
型号: M12L128168A-5BG2L
PDF下载: 下载PDF文件 查看货源
内容描述: 绝对最大额定值 [ABSOLUTE MAXIMUM RATINGS]
分类和应用: 存储内存集成电路动态存储器
文件页数/大小: 45 页 / 688 K
品牌: ESMT [ ELITE SEMICONDUCTOR MEMORY TECHNOLOGY INC. ]
 浏览型号M12L128168A-5BG2L的Datasheet PDF文件第2页浏览型号M12L128168A-5BG2L的Datasheet PDF文件第3页浏览型号M12L128168A-5BG2L的Datasheet PDF文件第4页浏览型号M12L128168A-5BG2L的Datasheet PDF文件第5页浏览型号M12L128168A-5BG2L的Datasheet PDF文件第6页浏览型号M12L128168A-5BG2L的Datasheet PDF文件第7页浏览型号M12L128168A-5BG2L的Datasheet PDF文件第8页浏览型号M12L128168A-5BG2L的Datasheet PDF文件第9页  
ESMT
SDRAM
M12L128168A (2L)
2M x 16 Bit x 4 Banks
Synchronous DRAM
FEATURES
JEDEC standard 3.3V power supply
LVTTL compatible with multiplexed address
Four banks operation
MRS cycle with address key programs
- CAS Latency ( 2 & 3 )
- Burst Length ( 1, 2, 4, 8 & full page )
- Burst Type ( Sequential & Interleave )
All inputs are sampled at the positive going edge of the
system clock
Burst Read single write operation
DQM for masking
Auto & self refresh
64ms refresh period (4K cycle)
ORDERING INFORMATION
Product ID
M12L128168A-5TG2L
M12L128168A-5BG2L
M12L128168A-6TG2L
M12L128168A-6BG2L
M12L128168A-7TG2L
M12L128168A-7BG2L
Max Freq.
200MHz
200MHz
166MHz
166MHz
143MHz
143MHz
Package
54 Pin TSOP II
54 Ball FBGA
54 Pin TSOP II
54 Ball FBGA
54 Pin TSOP II
54 Ball FBGA
Comments
Pb-free
Pb-free
Pb-free
Pb-free
Pb-free
Pb-free
GENERAL DESCRIPTION
The M12L128168A is 134,217,728 bits synchronous high data rate Dynamic RAM organized as 4 x 2,097,152 words by 16 bits.
Synchronous design allows precise cycle control with the use of system clock I/O transactions are possible on every clock cycle.
Range of operating frequencies, programmable burst length and programmable latencies allow the same device to be useful for a
variety of high bandwidth, high performance memory system applications.
PIN CONFIGURATION (TOP VIEW)
(TSOPII 54L, 400milX875mil Body, 0.8mm Pin Pitch)
BALL CONFIGURATION (TOP VIEW)
(BGA 54, 8mmX8mmX1mm Body, 0.8mm Ball Pitch)
Elite Semiconductor Memory Technology Inc.
Publication Date: Jun. 2012
Revision: 1.3
1/45