欢迎访问ic37.com |
会员登录 免费注册
发布采购

K24C64R-ETG-S 参数 Datasheet PDF下载

K24C64R-ETG-S图片预览
型号: K24C64R-ETG-S
PDF下载: 下载PDF文件 查看货源
内容描述: 采用节省空间的8引脚PDIP , 8引脚SOP和8引脚TSSOP封装 [available in space-saving 8-lead PDIP, 8-lead SOP, and 8-lead TSSOP packages]
分类和应用: 光电二极管
文件页数/大小: 12 页 / 1253 K
品牌: ESTEK [ Estek Electronics Co. Ltd ]
 浏览型号K24C64R-ETG-S的Datasheet PDF文件第1页浏览型号K24C64R-ETG-S的Datasheet PDF文件第2页浏览型号K24C64R-ETG-S的Datasheet PDF文件第3页浏览型号K24C64R-ETG-S的Datasheet PDF文件第4页浏览型号K24C64R-ETG-S的Datasheet PDF文件第6页浏览型号K24C64R-ETG-S的Datasheet PDF文件第7页浏览型号K24C64R-ETG-S的Datasheet PDF文件第8页浏览型号K24C64R-ETG-S的Datasheet PDF文件第9页  
24C32 / 24C64
EE
¡
Figure 3: Output Acknowledge
SCL
1
8
9
DATA IN
DATA OUT
START
ACKNOWLEDGE
Device Addressing
The 32K and 64K EEPROM devices all require an 8-bit device address word following a start condition to enable the
chip for a read or write operation (see to Figure 4 on page 7).
The device address word consists of a mandatory "1", "0" sequence for the first four most significant bits as shown.
This is common to all the Serial EEPROM devices.
The next 3 bits are the A2, A1 and A0 device address bits for the 32K/64K EEPROM. These 3 bits must compare to
their corresponding hardwired input pins.
The eighth bit of the device address is the read/write operation select bit. A read operation is initiated if this bit is high
and a write operation is initiated if this bit is low.
Upon a compare of the device address, the EEPROM will output a "0". If a compare is not made, the chip will return to a
standby state.
BEIJING ESTEK ELECTRONICS CO.,LTD
5