EtronTech
Etron Confidential
Features
•
JEDEC Standard Compliant
•
JEDEC Standard 1.8V I/O (SSTL_18-compatible)
•
Power supplies: V
DD
& V
DDQ
= +1.8V
±
0.1V
•
Operating temperatue: 0 – 85 °C
•
Supports JEDEC clock jitter specification
•
Fully synchronous operation
•
Fast clock rate: 266/333/400MHz
•
Differential Clock, CK & CK#
•
Bidirectional single/differential data strobe
-DQS & DQS#
•
4 internal banks for concurrent operation
•
4-bit prefetch architecture
•
Internal pipeline architecture
•
Precharge & active power down
•
Programmable Mode & Extended Mode registers
•
Posted CAS# additive latency (AL): 0, 1, 2, 3, 4, 5
•
CAS# Latency: 3, 4, 5, 6
•
WRITE latency = READ latency - 1 t
CK
•
Burst length: 4 or 8
•
Burst type: Sequential / Interleave
•
DLL enable/disable
•
Off-Chip Driver (OCD)
-Impedance Adjustment
-Adjustable data-output drive strength
•
On-die termination (ODT)
•
RoHS compliant
•
Auto Refresh and Self Refresh
•
8192 refresh cycles / 64ms
•
Package: 84-ball 8x12.5x1.2mm (max) FBGA
-
Pb Free and Halogen Free
EM68916CWQA
Advanced (Rev 1.1 Apr. / 2009)
Overview
The EM68916C is a high-speed CMOS Double-
Data-Rate-Two (DDR2), synchronous dynamic
random-access memory (SDRAM) containing 128
Mbits in a 16-bit wide data I/Os. It is internally
configured as a quad bank DRAM, 4 banks x 2Mb
addresses x 16 I/Os
The device is designed to comply with DDR2
DRAM key features such as posted CAS# with
additive latency, Write latency = Read latency -1,
Off-Chip Driver (OCD) impedance adjustment, and
On Die Termination(ODT)
.
All of the control and address inputs are
synchronized with a pair of externally supplied
differential clocks. Inputs are latched at the cross
point of differential clocks (CK rising and CK# falling)
All I/Os are synchronized with a pair of bidirectional
strobes (DQS and DQS#) in a source synchronous
fashion. The address bus is used to convey row,
column, and bank address information in RAS #
, CAS# multiplexing style. Accesses begin with the
registration of a Bank Activate command, and then
it is followed by a Read or Write command. Read
and write accesses to the DDR2 SDRAM are 4 or
8-bit burst oriented; accesses start at a selected
location and continue for a programmed number of
locations in a programmed sequence. Operating
the four memory banks in an interleaved fashion
allows random access operation to occur at a
higher rate than is possible with standard DRAMs.
An auto precharge function may be enabled to
provide a self-timed row precharge that is initiated
at the end of the burst sequence. A sequential and
gapless data rate is possible depending on burst
length, CAS# latency, and speed grade of the
device.
8M x 16 bit DDRII Synchronous DRAM (SDRAM)
Table 1. Ordering Information
Part Number
Clock Frequency
Data Rate
EM68916CWQA-25H
400MHz
800Mbps/pin
EM68916CWQA-3H
333MHz
667Mbps/pin
EM68916CWQA-37H
266MHz
533Mbps/pin
WQ: indicates FBGA package
A: indicates generation code
H: indicates Pb Free and Halogen Free for FBGA Package
Power Supply
V
DD
1.8V, V
DDQ
1.8V
V
DD
1.8V, V
DDQ
1.8V
V
DD
1.8V, V
DDQ
1.8V
Package
FBGA
FBGA
FBGA
Etron Technology, Inc.
No. 6, Technology Rd. V, Science-Based Industrial Park, Hsinchu, Taiwan 30077, R.O.C.
TEL: (886)-3-5782345
FAX: (886)-3-5778671
Etron Technology, Inc., reserves the right to make changes to its products and specifications without notice.