MP7612
The MP7612 is equipped with a serial data (3-wire standard)
µ-processor logic interface to reduce pin count, package size,
and board wire (space). If the LD signal is high, the CLK signal
loads the digital input bits (SDI) into the shift register (4 bits ad-
dress A3 to A0 plus 12 bits data DB11 to DB0 for the MP7612).
The LD signal going low loads the data into the selected DAC.
The LD signal going low also disables the serial data (SDI), out-
put (SDO 3-stated) and the CLK input. This design tremen-
dously reduces digital noise and glitch transients into the DACs
due to free running CLK and SDI. Note also that the preset sig-
nal (RST) resets all analog outputs to 0 volt regardless of digital
inputs.
Function
A3 A2 A1 A0
LD
CLK
RST
SDI
SDO
0→1
Shift Data In
and Out
X
X
X
X
X
X
X
X
1
Data Input
Valid
Data Output
Valid
1
1
Repeat
Stop Shifting
Data In and
Out
0
X
X
Hi-Z
Load DACs
0
0
0
0
No Operation
1→0
1→0
DAC 0
DAC 1
DAC 2
DAC 3
DAC 4
DAC 5
DAC 6
DAC 7
0
0
0
0
0
0
0
1
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
0
X
X
X
X
X
X
X
X
X
X
X
X
X
1
1
1
1
1
1
1
1
X
X
X
X
X
X
X
X
Hi-Z
Hi-Z
Hi-Z
Hi-Z
Hi-Z
Hi-Z
Hi-Z
Hi-Z
1→0
1→0
1→0
1→0
1→0
1→0
No Operation
No Operation
No Operation
X
X
Hi-Z
Hi-Z
1
1
1
1
1
1
0
1
1
1
Reset all DACs
to 0 V
X
X
X
X
X
X
0
X
X
Table 1. Digital Function Truth Table
Serial In/Serial Out
Note: For timing information see Electrical Characteristics
Rev. 3.00
8