欢迎访问ic37.com |
会员登录 免费注册
发布采购

FMP1617CA2 参数 Datasheet PDF下载

FMP1617CA2图片预览
型号: FMP1617CA2
PDF下载: 下载PDF文件 查看货源
内容描述: 1M ×16位超低功耗和低电压全CMOS RAM [1M x 16 bit Super Low Power and Low Voltage Full CMOS RAM]
分类和应用:
文件页数/大小: 12 页 / 221 K
品牌: FIDELIX [ FIDELIX ]
 浏览型号FMP1617CA2的Datasheet PDF文件第4页浏览型号FMP1617CA2的Datasheet PDF文件第5页浏览型号FMP1617CA2的Datasheet PDF文件第6页浏览型号FMP1617CA2的Datasheet PDF文件第7页浏览型号FMP1617CA2的Datasheet PDF文件第8页浏览型号FMP1617CA2的Datasheet PDF文件第9页浏览型号FMP1617CA2的Datasheet PDF文件第11页浏览型号FMP1617CA2的Datasheet PDF文件第12页  
FMP1617CAx
LOW POWER MODES
1. Mode Register Set
A19 ~ A5
A4
A3
A2
A1
CMOS LPRAM
A0
0
ZZ
Enable/Disable
Array On/Off
on /ZZ
Half Selection
Array Refresh Area
/ZZ Enable/Disable
A4
0
1
Type
Deep Power Down Enable
DPD Disable (Default)
Array On/Off on /ZZ
A3
0
1
Type
Partial Array Refresh Mode (Default)
Reduced Memory Size Mode
Note: If the register is written to enable the Deep
Power Down, the part will go into Deep Power Down
during the following time that /ZZ is driven low and
there is no MRS update. When /ZZ is driven high, all
of the register settings will return to default state for
the part (i.e. full array refresh, Deep Power Down
Disabled).
Note: The RMS(Reduced Memory Size) mode is enabled after
/ZZ goes high and remains enabled after /ZZ goes high. To
change to a different mode, the mode register will have to be
rewritten.
Half Selection (Top / Bottom)
A2
0
1
Type
Bottom (Default)
Top
Array Refresh Area
A1
0
0
1
1
A0
0
1
0
1
Type
Full Array (Default)
RFU
�½ Array
¼ Array
2. MRS Update
tWC
Address
tAS(3)
tCW(2)
tWR(4)
/CS
tAW
/UB, /LB
/WE
tZZWE
tBW
tWP(1)
/ZZ
Register Write Start
Register Write
Complete
Register Update
Complete
The register update take place on the rising edge of /ZZ. Once the register is updated, the next time /ZZ goes low, without any
updates to the register starting within the tZZWE max time of 1us, the part will refresh the array selected. The data bus is a
don’t care When /ZZ is low during the register updates.
10
Revision 0.1
Jun. 2006