欢迎访问ic37.com |
会员登录 免费注册
发布采购

DSP56301VF100 参数 Datasheet PDF下载

DSP56301VF100图片预览
型号: DSP56301VF100
PDF下载: 下载PDF文件 查看货源
内容描述: 24位数字信号处理器 [24-Bit Digital Signal Processor]
分类和应用: 外围集成电路数字信号处理器时钟
文件页数/大小: 124 页 / 2296 K
品牌: FREESCALE [ FREESCALE SEMICONDUCTOR, INC ]
 浏览型号DSP56301VF100的Datasheet PDF文件第6页浏览型号DSP56301VF100的Datasheet PDF文件第7页浏览型号DSP56301VF100的Datasheet PDF文件第8页浏览型号DSP56301VF100的Datasheet PDF文件第9页浏览型号DSP56301VF100的Datasheet PDF文件第11页浏览型号DSP56301VF100的Datasheet PDF文件第12页浏览型号DSP56301VF100的Datasheet PDF文件第13页浏览型号DSP56301VF100的Datasheet PDF文件第14页  
Signals/Connections
Table 1-5.
Signal Name
PINIT/NMI
Input
Phase Lock Loop Signals (Continued)
Signal Description
PLL Initial/Non-Maskable Interrupt
During assertion of RESET, the value of PINIT/NMI is written into the PLL
Enable (PEN) bit of the PLL control register, determining whether the PLL is
enabled or disabled. After RESET deassertion and during normal instruction
processing, the PINIT/NMI Schmitt-trigger input is a negative-edge-triggered
Non-Maskable Interrupt (NMI) request internally synchronized to CLKOUT.
PINIT/NMI can tolerate 5 V.
Type
State During
Reset
Input
1.5 External Memory Expansion Port (Port A)
Note:
When the DSP56301 enters a low-power stand-by mode (Stop or Wait), it releases bus mastership and tri-
states the relevant Port A signals:
A[0–23]
,
D[0–23]
,
AA0/RAS0
AA3/RAS3
,
RD
,
WR
,
BB
,
CAS
,
BCLK
, and
BCLK
. If hardware refresh of external DRAM is enabled, Port A exits the Wait mode to allow the refresh to
occur and then returns to the Wait mode.
1.5.1
External Address Bus
Table 1-6.
External Address Bus Signals
Signal Description
Address Bus
When the DSP is the bus master, A[0–23] specify the address for external
program and data memory accesses. Otherwise, the signals are tri-stated. To
minimize power dissipation, A[0–23] do not change state when external
memory spaces are not being accessed.
Signal Name
A[0–23]
Type
Output
State During
Reset
Tri-stated
1.5.2
External Data Bus
Table 1-7.
External Data Bus Signals
Signal Description
Data Bus
When the DSP is the bus master, D[0–23] provide the bidirectional data bus
for external program and data memory accesses. Otherwise, D[0–23] are tri-
stated.
Signal Name
D[0–23]
Type
Input/Output
State During
Reset
Tri-stated
DSP56301 Technical Data, Rev. 10
1-6
Freescale Semiconductor