欢迎访问ic37.com |
会员登录 免费注册
发布采购

MC68HRC98JK3ECDW 参数 Datasheet PDF下载

MC68HRC98JK3ECDW图片预览
型号: MC68HRC98JK3ECDW
PDF下载: 下载PDF文件 查看货源
内容描述: 微控制器 [Microcontrollers]
分类和应用: 微控制器
文件页数/大小: 180 页 / 2425 K
品牌: FREESCALE [ FREESCALE SEMICONDUCTOR, INC ]
 浏览型号MC68HRC98JK3ECDW的Datasheet PDF文件第60页浏览型号MC68HRC98JK3ECDW的Datasheet PDF文件第61页浏览型号MC68HRC98JK3ECDW的Datasheet PDF文件第62页浏览型号MC68HRC98JK3ECDW的Datasheet PDF文件第63页浏览型号MC68HRC98JK3ECDW的Datasheet PDF文件第65页浏览型号MC68HRC98JK3ECDW的Datasheet PDF文件第66页浏览型号MC68HRC98JK3ECDW的Datasheet PDF文件第67页浏览型号MC68HRC98JK3ECDW的Datasheet PDF文件第68页  
System Integration Module (SIM)
5.7.2 Reset Status Register (RSR)
The SRSR register contains flags that show the source of the last reset. The status register will
automatically clear after reading SRSR. A power-on reset sets the POR bit and clears all other bits in the
register. All other reset sources set the individual flag bits but do not clear the register. More than one
reset source can be flagged at any time depending on the conditions at the time of the internal or external
reset. For example, the POR and LVI bit can both be set if the power supply has a slow rise time.
Address:
Read:
Write:
POR:
1
0
= Unimplemented
0
0
0
0
0
0
$FE01
Bit 7
POR
6
PIN
5
COP
4
ILOP
3
ILAD
2
MODRST
1
LVI
Bit 0
0
Figure 5-21. Reset Status Register (RSR)
POR — Power-On Reset Bit
1 = Last reset caused by POR circuit
0 = Read of SRSR
PIN — External Reset Bit
1 = Last reset caused by external reset pin (RST)
0 = POR or read of SRSR
COP — Computer Operating Properly Reset Bit
1 = Last reset caused by COP counter
0 = POR or read of SRSR
ILOP — Illegal Opcode Reset Bit
1 = Last reset caused by an illegal opcode
0 = POR or read of SRSR
ILAD — Illegal Address Reset Bit (opcode fetches only)
1 = Last reset caused by an opcode fetch from an illegal address
0 = POR or read of SRSR
MODRST — Monitor Mode Entry Module Reset bit
1 = Last reset caused by monitor mode entry when vector locations $FFFE and $FFFF are $FF after
POR while IRQ = V
DD
0 = POR or read of SRSR
LVI — Low Voltage Inhibit Reset bit
1 = Last reset caused by LVI circuit
0 = POR or read of SRSR
MC68HC908JL3E Family Data Sheet, Rev. 4
64
Freescale Semiconductor