欢迎访问ic37.com |
会员登录 免费注册
发布采购

MC9S08AC60CFUE 参数 Datasheet PDF下载

MC9S08AC60CFUE图片预览
型号: MC9S08AC60CFUE
PDF下载: 下载PDF文件 查看货源
内容描述: [MC9S08AC60CFUE]
分类和应用: 外围集成电路时钟
文件页数/大小: 349 页 / 4272 K
品牌: FREESCALE [ FREESCALE SEMICONDUCTOR, INC ]
 浏览型号MC9S08AC60CFUE的Datasheet PDF文件第1页浏览型号MC9S08AC60CFUE的Datasheet PDF文件第2页浏览型号MC9S08AC60CFUE的Datasheet PDF文件第3页浏览型号MC9S08AC60CFUE的Datasheet PDF文件第5页浏览型号MC9S08AC60CFUE的Datasheet PDF文件第6页浏览型号MC9S08AC60CFUE的Datasheet PDF文件第7页浏览型号MC9S08AC60CFUE的Datasheet PDF文件第8页浏览型号MC9S08AC60CFUE的Datasheet PDF文件第9页  
MC9S08AC60 Series Features
40-MHz HCS08 CPU (central processor unit)
20-MHz internal bus frequency
HC08 instruction set with added BGND instruction
Background debugging system
Breakpoint capability to allow single breakpoint
setting during in-circuit debugging (plus two more
breakpoints in on-chip debug module)
On-chip in-circuit emulator (ICE) Debug module
containing two comparators and nine trigger
modes. Eight deep FIFO for storing
change-of-flow addresses and event-only data.
Supports both tag and force breakpoints.
Support for up to 32 interrupt/reset sources
Up to 60 KB of on-chip FLASH memory with
security options
Up to 2 KB of on-chip RAM
Clock source options include crystal, resonator,
external clock, or internally generated clock with
precision NVM trimming using ICG module
Optional watchdog computer operating properly
(COP) reset with option to run from independent
1kHz internal clock source or bus clock
Low-voltage detection with reset or interrupt
Illegal opcode detection with reset
Cyclic Redundancy Check (CRC) Module to
support fast cyclic redundancy checks on
memory.
Wait plus two stops
Peripherals
ADC
— Up to 16-channel, 10-bit analog-to-digital
converter with automatic compare function
SCI
— Two serial communications interface
modules with optional 13-bit break. supports LIN
2.0 Protocol and SAE J2602; Master extended
break generation; Slave extended break detection
SPI
— Serial peripheral interface module
IIC
— Inter-integrated circuit bus module to
operate at up to 100 kbps with maximum bus
loading; capable of higher baudrates with reduced
loading. 10-bit address extension option.
Timers
— Up to two 2-channel and one 6-channel
16-bit timer/pulse-width modulator (TPM) module:
Selectable input capture, output compare, and
edge-aligned PWM capability on each channel.
Each timer module may be configured for
buffered, centered PWM (CPWM) on all channels
KBI
— Up to 8-pin keyboard interrupt module
CRC
- Hardware CRC generation using a 16-bit
shift register
Up to 54 general-purpose input/output (I/O) pins
Software selectable pullups on ports when used
as inputs
Software selectable slew rate control on ports
when used as outputs
Software selectable drive strength on ports when
used as outputs
Master reset pin and power-on reset (POR)
Internal pullup on RESET, IRQ, and BKGD/MS
pins to reduce customer system cost
64-pin quad flat package (QFP)
64-pin low-profile quad flat package (
LQFP
)
48-pin quad flat pack no lead package (QFN)
44-pin low-profile quad flat package (LQFP)
32-pin low-profile quad flat package (LQFP)
Memory Options
Clock Source Options
Input/Output
System Protection
Package Options
Power-Saving Modes