欢迎访问ic37.com |
会员登录 免费注册
发布采购

MC9S08AC60CFUE 参数 Datasheet PDF下载

MC9S08AC60CFUE图片预览
型号: MC9S08AC60CFUE
PDF下载: 下载PDF文件 查看货源
内容描述: [MC9S08AC60CFUE]
分类和应用: 外围集成电路时钟
文件页数/大小: 349 页 / 4272 K
品牌: FREESCALE [ Freescale ]
 浏览型号MC9S08AC60CFUE的Datasheet PDF文件第69页浏览型号MC9S08AC60CFUE的Datasheet PDF文件第70页浏览型号MC9S08AC60CFUE的Datasheet PDF文件第71页浏览型号MC9S08AC60CFUE的Datasheet PDF文件第72页浏览型号MC9S08AC60CFUE的Datasheet PDF文件第74页浏览型号MC9S08AC60CFUE的Datasheet PDF文件第75页浏览型号MC9S08AC60CFUE的Datasheet PDF文件第76页浏览型号MC9S08AC60CFUE的Datasheet PDF文件第77页  
Chapter 5 Resets, Interrupts, and System Configuration  
Either RTI clock source can be used when the MCU is in run, wait or stop3 mode. When using the external  
oscillator in stop3, it must be enabled in stop (OSCSTEN = 1) and configured for low bandwidth operation  
(RANGE = 0). Only the internal 1-kHz clock source can be selected to wake the MCU from stop2 mode.  
The SRTISC register includes a read-only status flag, a write-only acknowledge bit, and a 3-bit control  
value (RTIS2:RTIS1:RTIS0) used to disable the clock source to the real-time interrupt or select one of  
seven wakeup periods. The RTI has a local interrupt enable, RTIE, to allow masking of the real-time  
interrupt. The RTI can be disabled by writing each bit of RTIS to zeroes, and no interrupts will be  
generated. See Section 5.9.7, “System Real-Time Interrupt Status and Control Register (SRTISC),” for  
detailed information about this register.  
5.8  
MCLK Output  
The PTC2 pin is shared with the MCLK clock output. Setting the pin enable bit, MPE, causes the PTC2  
pin to output a divided version of the internal MCU bus clock. The divide ratio is determined by the  
MCSEL bits. When MPE is set, the PTC2 pin is forced to operate as an output pin regardless of the state  
of the port data direction control bit for the pin. If the MCSEL bits are all 0s, the pin is driven low. The  
slew rate and drive strength for the pin are controlled by PTCSE2 and PTCDS2, respectively. The  
maximum clock output frequency is limited if slew rate control is enabled, see the electrical chapter for  
pin rise and fall times with slew rate enabled.  
5.9  
Reset, Interrupt, and System Control Registers and Control Bits  
One 8-bit register in the direct page register space and eight 8-bit registers in the high-page register space  
are related to reset and interrupt systems.  
Refer to the direct-page register summary in Chapter 4, “Memory,” of this data sheet for the absolute  
address assignments for all registers. This section refers to registers and control bits only by their names.  
A Freescale-provided equate or header file is used to translate these names into the appropriate absolute  
addresses.  
Some control bits in the SOPT and SPMSC2 registers are related to modes of operation. Although brief  
descriptions of these bits are provided here, the related functions are discussed in greater detail in  
Chapter 3, “Modes of Operation.”  
MC9S08AC60 Series Data Sheet, Rev. 2  
72  
Freescale Semiconductor