欢迎访问ic37.com |
会员登录 免费注册
发布采购

XC56L307VF160 参数 Datasheet PDF下载

XC56L307VF160图片预览
型号: XC56L307VF160
PDF下载: 下载PDF文件 查看货源
内容描述: 24位数字信号处理器 [24-Bit Digital Signal Processor]
分类和应用: 外围集成电路数字信号处理器时钟
文件页数/大小: 104 页 / 1842 K
品牌: FREESCALE [ FREESCALE SEMICONDUCTOR, INC ]
 浏览型号XC56L307VF160的Datasheet PDF文件第2页浏览型号XC56L307VF160的Datasheet PDF文件第3页浏览型号XC56L307VF160的Datasheet PDF文件第4页浏览型号XC56L307VF160的Datasheet PDF文件第5页浏览型号XC56L307VF160的Datasheet PDF文件第6页浏览型号XC56L307VF160的Datasheet PDF文件第7页浏览型号XC56L307VF160的Datasheet PDF文件第8页浏览型号XC56L307VF160的Datasheet PDF文件第9页  
Freescale Semiconductor
Technical Data Advance Information
DSP56L307
Rev. 6, 2/2005
DSP56L307
24-Bit Digital Signal Processor
3
16
6
6
Memory Expansion Area
Program
RAM
16 K
×
24 bits
or
15 K
×
24 bits
and
Instruction
Cache
1024
×
24 bits
PM_EB
SCI
Triple
Timer
HI08
ESSI
EFCOP
X Data
RAM
24 K
×
24 bits
Y Data
RAM
24 K
×
24 bits
PIO_EB
XM_EB
Address
Generation
Unit
Six Channel
DMA Unit
Bootstrap
ROM
YAB
XAB
PAB
DAB
YM_EB
Peripheral
Expansion Area
External
Address
Bus
Switch
External
Bus
Interface
and
I - Cache
Control
External
Data
Bus
Switch
Power
Management
JTAG
OnCE™
18
Address
24-Bit
DSP56300
Core
DDB
YDB
XDB
PDB
GDB
13
Control
The DSP56L307 is intended
for applications requiring a
large amount of internal
memory, such as networking
and wireless infrastructure
applications. The EFCOP
can accelerate general
filtering applications, such as
echo-cancellation
applications, correlation, and
general-purpose convolution-
based algorithms.
Internal
Data
Bus
Switch
24
Data
What’s New?
Rev. 6 includes the following
changes:
Adds lead-free packaging and
part numbers.
Clock
PLL
Generator
EXTAL
XTAL
RESET
PINIT/NMI
Program
Interrupt
Controller
Program
Decode
Controller
MODA/IRQA
MODB/IRQB
MODC/IRQC
MODD/IRQD
Program
Address
Generator
Data ALU
24
×
24 + 56
56-bit MAC
Two 56-bit Accumulators
56-bit Barrel Shifter
5
DE
PCAP
Figure 1.
DSP56L307 Block Diagram
The Freescale DSP56L307, a member of the DSP56300 DSP family, supports network applications with general filtering
operations. The Enhanced Filter Coprocessor (EFCOP) executes filter algorithms in parallel with core operations, enhancing
signal quality with no impact on channel throughput or total channels supported. The result is increased overall performance.
Like the other DSP56300 family members, the DSP56L307 uses a high-performance, single-clock-cycle-per- instruction
engine (DSP56000 code-compatible), a barrel shifter, 24-bit addressing, an instruction cache, and a direct memory access
(DMA) controller (see
The DSP56L307 performs at up to 160 million multiply-accumulates per second (MMACS),
attaining up to 320 MMACS when the EFCOP is in use. It operates with an internal 160 MHz clock with a 1.8 volt core and
independent 3.3 volt input/output (I/O) power.
Note:
This document contains information on a new product. Specifications and information herein are subject to change without notice.
© Freescale Semiconductor, Inc., 2001, 2005. All rights reserved.