欢迎访问ic37.com |
会员登录 免费注册
发布采购

R854H8Y5 参数 Datasheet PDF下载

R854H8Y5图片预览
型号: R854H8Y5
PDF下载: 下载PDF文件 查看货源
内容描述: 2 “×4”系列开关4极滤波器 [2" x 4" Range Switch 4-Pole Filters]
分类和应用: 开关
文件页数/大小: 13 页 / 436 K
品牌: FREQUENCYDEVICES [ FREQUENCY DEVICES, INC. ]
 浏览型号R854H8Y5的Datasheet PDF文件第1页浏览型号R854H8Y5的Datasheet PDF文件第3页浏览型号R854H8Y5的Datasheet PDF文件第4页浏览型号R854H8Y5的Datasheet PDF文件第5页浏览型号R854H8Y5的Datasheet PDF文件第6页浏览型号R854H8Y5的Datasheet PDF文件第7页浏览型号R854H8Y5的Datasheet PDF文件第8页浏览型号R854H8Y5的Datasheet PDF文件第9页  
R854 Series
Range Switch
8-Bit Programmable Filters
Digital Tuning Characteristics
The digital tuning interface circuits are two 4042 quad CMOS
latches which accept the following CMOS-compatible inputs:
eight tuning bits (D
0
- D
7
), a range selection bit (R), a latch
strobe bit (C), and a transition polarity bit (P).
Filter tuning follows the tuning equation given below:
f
c
= ( f
max
/256 ) [ 1 + D
7
x 2 + D
6
x 2 + D
5
x 2 + D
4
x 2 + D
3
x 2
+ D
2
x 2 + D
1
x 2 + D
0
x 2 ]
where D
1
- D
7
= "0" or "1", and
f
max
= Maximum tuning frequency;
f
c
= corner frequency;
R = 0, Maximum low range
R = 1, Maximum
Minimum tunable frequency = f
max
/256 (D
0
thru D
7
= 0);
Minimum frequency step (Resolution) = f
max
/256
2
1
0
7
6
5
4
3
Digital Tuning &
Control Characteristics
Pin-Out Key
IN
OUT
GND
"P"
"C"
+Vs
-Vs
Os
R
Analog Input Signal
Analog Output Signal
Power and Signal Return
Transition Polarity Bit
Tuning Strobe Bit
Supply Voltage, Positive
Supply Voltage, Negative
Optional Offset Adjustment
Range Switch Adjustment
D
7
Tuning
D
6
Tuning
D
5
Tuning
D
4
Tuning
D
3
Tuning
D
2
Tuning
D
1
Tuning
D
0
Tuning
Bit
Bit
Bit
Bit
Bit
Bit
Bit
Bit
7 (MSB)
6
5
4
3
2
1
0 (LSB)
R
D
7
D
6
D
5
D
4
GND
D
3
D
2
D
1
D
0
OUT +Vs -Vs
Data Control Specifications
Data Control Lines
Functions
Data Control Modes
Mode 1
Mode 2
Input Data Levels
Latch Strobe (C)
Transition Polarity (P)
P = 0; C = 0
frequency follows input codes
P = 0; C = 0›
frequency latched on rising edge
P = 1; C = 1
frequency follows input codes
P = 1; C = 1fl
frequency latched on falling edge
(CMOS Logic)
4 Vdc max.
15 Vdc max.
-1 mA max.
+1
mA
max.
7.5 pF max.
MSB
2
7
D
7
0
0
0
- 10
mA
typ.
-5
+10
mA
typ.
5 pF typ
25 nS
50 nS
80 nS min.
Frequency Select Bits
Logic "1" = +Vs
Logic "0" = Gnd
(Binary-Coded)
LSB (least significant bit)
MSB (most significant bit)
256 : 1, Binary Weighted
-5
IN Os
4
Bottom View
---
2
5
D
5
0
0
0
0
0
0
1
1
1
---
2
4
D
4
0
0
0
0
0
1
1
1
1
---
2
3
D
3
0
0
0
0
1
1
1
1
1
---
2
2
D
2
0
0
0
1
1
1
1
1
1
---
2
1
D
1
0
0
1
1
1
1
1
1
1
P C
---
2
6
D
6
0
0
0
0
0
0
0
1
1
LSB
2
0
D
0
0
1
1
1
1
1
1
1
1
Bit
Weight
fc
Corner
Frequency
f
max
/256
f
max
/128
f
max
/64
f
max
/32
f
max
/16
f
max
/8
f
max
/4
f
max
/2
fmax
Input Voltage (Vs = 15 Vdc)
Low Level In
0 Vdc min.
High Level In
11 Vdc min.
Input Current
High Level In
Low Level In
Input Capacitance
Latch Response
1
Data Set Up Time
2
Data Hold Time
Strobe Pulse Width
Input Data Format
Positive Logic
Bit Weighting
D
0
D
7
Frequency Range
0
0
0
0
0
1
Notes:
1.Frequency data must be present before occurrence of strobe edge.
2.Frequency data must be present after occurrence of strobe edge.
2
1784 Chessie Lane, Ottawa, IL 61350 • Tel: 800/252-7074, 815/434-7800 • FAX: 815/434-8176
e-mail: sales@freqdev.com • Web Address: http://www.freqdev.com