欢迎访问ic37.com |
会员登录 免费注册
发布采购

MB15F73SP 参数 Datasheet PDF下载

MB15F73SP图片预览
型号: MB15F73SP
PDF下载: 下载PDF文件 查看货源
内容描述: 双串行输入锁相环频率合成器 [Dual Serial Input PLL Frequency Synthesizer]
分类和应用:
文件页数/大小: 27 页 / 257 K
品牌: FUJITSU [ FUJITSU COMPONENT LIMITED. ]
 浏览型号MB15F73SP的Datasheet PDF文件第1页浏览型号MB15F73SP的Datasheet PDF文件第2页浏览型号MB15F73SP的Datasheet PDF文件第4页浏览型号MB15F73SP的Datasheet PDF文件第5页浏览型号MB15F73SP的Datasheet PDF文件第6页浏览型号MB15F73SP的Datasheet PDF文件第7页浏览型号MB15F73SP的Datasheet PDF文件第8页浏览型号MB15F73SP的Datasheet PDF文件第9页  
MB15F73SP
s
PIN DESCRIPTION
Pin no.
TSSOP BCC
1
2
3
4
5
6
19
20
1
2
3
4
Pin
name
OSC
IN
GND
fin
IF
Xfin
IF
GND
IF
V
CCIF
I/O
I
Descriptions
The programmable reference divider input. TCXO should be connected with a AC
coupling capacitor.
Prescaler input pin for the IF-PLL.
Connection to an external VCO should be AC coupling.
Prescaler complimentary input for the IF-PLL section.
This pin should be grounded via a capacitor.
Ground for the IF-PLL section.
Power supply voltage input pin for the IF-PLL section (except for the charge
pump circuit), the shift register and the oscillator input buffer.
Power saving mode control for the IF-PLL section. This pin must be set at "L"
Power-On. (Open is prohibited.)
PS
IF
= "H" ; Normal mode / PS
IF
= "L" ; Power saving mode
Power supply voltage input pin for the IF-PLL charge pump.
Charge pump output for the IF-PLL section.
Look detect signal output (LD)/ phase comparator monitoring output (fout). The
output signal is selected by a LDS bit in a serial data.
LDS bit = "H" ; outputs fout signal / LDS bit = "L" ; outputs LD signal
Charge pump output for the RF-PLL section.
Power supply voltage input pin for the RF-PLL charge pump.
Power saving mode control for the RF-PLL section. This pin must be set at "L"
Power-ON. (Open is prohibited. )
PS
RF
=
"H" ; Normal mode / PS
RF
= "L" ; Power saving mode
Power supply voltage input pin for the RF-PLL section (except for the charge
pump circuit).
Ground for the RF-PLL section.
Prescaler complimentary input for the RF-PLL section.
This pin should be grounded via a capacitor.
Prescaler input pin for the RF-PLL.
Connection to an external VCO should be AC coupling.
Load enable signal input (with the schmitt trigger circuit.)
When LE is set "H", data in the shift register is transferred to the corresponding
latch according to the control bit in a serial data.
Serial data input (with the schmitt trigger circuit.)
A data is transferred to the corresponding latch (IF-ref. counter, IF-prog. counter,
RF-ref. counter, RF-prog. counter) according to the control bit in a serial data.
Clock input for the 23-bit shift register (with the schmitt trigger circuit.)
One bit data is shifted into the shift register on a rising edge of the clock.
Ground for OSC input buffer and the shift register circuit.
I
I
I
O
O
O
I
I
I
7
8
9
10
11
12
13
5
6
7
8
9
10
11
PS
IF
Vp
IF
Do
IF
LD/fout
Do
RF
Vp
RF
PS
RF
14
15
16
17
12
13
14
15
V
CCRF
GND
RF
Xfin
RF
fin
RF
18
16
LE
I
19
17
Data
I
20
18
Clock
I
3