欢迎访问ic37.com |
会员登录 免费注册
发布采购

GS816036T-166 参数 Datasheet PDF下载

GS816036T-166图片预览
型号: GS816036T-166
PDF下载: 下载PDF文件 查看货源
内容描述: 1M ×18 , 512K ×32 , 512K ×36 18MB同步突发静态存储器 [1M x 18, 512K x 32, 512K x 36 18Mb Sync Burst SRAMs]
分类和应用: 存储内存集成电路静态存储器时钟
文件页数/大小: 28 页 / 811 K
品牌: GSI [ GSI TECHNOLOGY ]
 浏览型号GS816036T-166的Datasheet PDF文件第5页浏览型号GS816036T-166的Datasheet PDF文件第6页浏览型号GS816036T-166的Datasheet PDF文件第7页浏览型号GS816036T-166的Datasheet PDF文件第8页浏览型号GS816036T-166的Datasheet PDF文件第10页浏览型号GS816036T-166的Datasheet PDF文件第11页浏览型号GS816036T-166的Datasheet PDF文件第12页浏览型号GS816036T-166的Datasheet PDF文件第13页  
Preliminary
GS816018/32/36T-250/225/200/166/150/133
Synchronous Truth Table
Operation
Deselect Cycle, Power Down
Deselect Cycle, Power Down
Deselect Cycle, Power Down
Read Cycle, Begin Burst
Read Cycle, Begin Burst
Write Cycle, Begin Burst
Read Cycle, Continue Burst
Read Cycle, Continue Burst
Write Cycle, Continue Burst
Write Cycle, Continue Burst
Read Cycle, Suspend Burst
Read Cycle, Suspend Burst
Write Cycle, Suspend Burst
Write Cycle, Suspend Burst
Address
Used
None
None
None
External
External
External
Next
Next
Next
Next
Current
Current
Current
Current
State
Diagram
Key
5
X
X
X
R
R
W
CR
CR
CW
CW
E
1
H
L
L
L
L
L
X
H
X
H
X
H
X
H
E
2
X
F
F
T
T
T
X
X
X
X
X
X
X
X
ADSP ADSC
X
L
H
L
H
H
H
X
H
X
H
X
H
X
L
X
L
X
L
L
H
H
H
H
H
H
H
H
ADV
X
X
X
X
X
X
L
L
L
L
H
H
H
H
W
3
X
X
X
X
F
T
F
F
T
T
F
F
T
T
DQ
4
High-Z
High-Z
High-Z
Q
Q
D
Q
Q
D
D
Q
Q
D
D
Notes:
1. X = Don’t Care, H = High, L = Low
2. E = T (True) if E
2
= 1 and E
3
= 0; E = F (False) if E
2
= 0 or E
3
= 1
3. W = T (True) and F (False) is defined in the Byte Write Truth Table preceding.
4. G is an asynchronous input. G can be driven high at any time to disable active output drivers. G low can only enable active drivers (shown
as “Q” in the Truth Table above).
5. All input combinations shown above are tested and supported. Input combinations shown in gray boxes need not be used to accomplish
basic synchronous or synchronous burst operations and may be avoided for simplicity.
6. Tying ADSP high and ADSC low allows simple non-burst synchronous operations. See
BOLD
items above.
7. Tying ADSP high and ADV low while using ADSC to load new addresses allows simple burst operations. See
ITALIC
items above.
Rev: 2.12 3/2002
9/28
© 1999, Giga Semiconductor, Inc.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.