欢迎访问ic37.com |
会员登录 免费注册
发布采购

GS8182S18D 参数 Datasheet PDF下载

GS8182S18D图片预览
型号: GS8182S18D
PDF下载: 下载PDF文件 查看货源
内容描述: 2个DDR SigmaSIO -II SRAM 18MB爆 [18Mb Burst of 2 DDR SigmaSIO-II SRAM]
分类和应用: 静态存储器双倍数据速率
文件页数/大小: 31 页 / 1328 K
品牌: GSI [ GSI TECHNOLOGY ]
 浏览型号GS8182S18D的Datasheet PDF文件第2页浏览型号GS8182S18D的Datasheet PDF文件第3页浏览型号GS8182S18D的Datasheet PDF文件第4页浏览型号GS8182S18D的Datasheet PDF文件第5页浏览型号GS8182S18D的Datasheet PDF文件第6页浏览型号GS8182S18D的Datasheet PDF文件第7页浏览型号GS8182S18D的Datasheet PDF文件第8页浏览型号GS8182S18D的Datasheet PDF文件第9页  
GS8182S18D-267/250/200/167
165-Bump BGA
Commercial Temp
Industrial Temp
Features
• Simultaneous Read and Write SigmaQuad™ Interface
• JEDEC-standard pinout and package
• Dual Double Data Rate interface
• Byte Write controls sampled at data-in time
• DLL circuitry for wide output data valid window and future
frequency scaling
• Burst of 2 Read and Write
• 1.8 V +150/–100 mV core power supply
• 1.5 V or 1.8 V HSTL Interface
• Pipelined read operation
• Fully coherent read and write pipelines
• ZQ mode pin for programmable output drive strength
• IEEE 1149.1 JTAG-compliant Boundary Scan
• 165-bump, 13 mm x 15 mm, 1 mm bump pitch BGA package
• RoHS-compliant 165-bump BGA package available
• Pin-compatible with future 36Mb, 72Mb, and 144Mb devices
18Mb Burst of 2
DDR SigmaSIO-II SRAM
267 MHz–167 MHz
1.8 V V
DD
1.8 V and 1.5 V I/O
Bottom View
165-Bump, 13 mm x 15 mm BGA
1 mm Bump Pitch, 11 x 15 Bump Array
JEDEC Std. MO-216, Variation CAB-1
routed internally to fire the output registers instead. Each Burst
of 2 SigmaSIO-II SRAM also supplies Echo Clock outputs,
CQ and CQ, which are synchronized with read data output.
When used in a source synchronous clocking scheme, the Echo
Clock outputs can be used to fire input registers at the data’s
destination.
Because Separate I/O Burst of 2 RAMs always transfer data in
two packets, A0 is internally set to 0 for the first read or write
transfer, and automatically incremented by 1 for the next
transfer. Because the LSB is tied off internally, the address
field of a Burst of 2 RAM is always one address pin less than
the advertised index depth (e.g., the 1M x 18 has a 512K
addressable index).
SigmaRAM™ Family Overview
GS8182S18 are built in compliance with the SigmaSIO-II
SRAM pinout standard for Separate I/O synchronous SRAMs.
They are 18,874,368-bit (18Mb) SRAMs. These are the first in
a family of wide, very low voltage HSTL I/O SRAMs designed
to operate at the speeds needed to implement economical high
performance networking systems.
Clocking and Addressing Schemes
A Burst of 2 SigmaSIO-II SRAM is a synchronous device. It
employs dual input register clock inputs, K and K. The device
also allows the user to manipulate the output register clock
input quasi independently with dual output register clock
inputs, C and C. If the C clocks are tied high, the K clocks are
Parameter Synopsis
-267
tKHKH
tKHQV
3.75 ns
0.45 ns
-250
4.0 ns
0.45 ns
-200
5.0 ns
0.45 ns
-167
6.0 ns
0.5 ns
Rev: 1.08a 8/2005
1/31
© 2003, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.