欢迎访问ic37.com |
会员登录 免费注册
发布采购

GS8324Z72C-200 参数 Datasheet PDF下载

GS8324Z72C-200图片预览
型号: GS8324Z72C-200
PDF下载: 下载PDF文件 查看货源
内容描述: 2M ×18 , 1M ×36 , 512K X 72同步36MB的SRAM NBT [2M x 18, 1M x 36, 512K x 72 36Mb Sync NBT SRAMs]
分类和应用: 存储内存集成电路静态存储器
文件页数/大小: 46 页 / 1157 K
品牌: GSI [ GSI TECHNOLOGY ]
 浏览型号GS8324Z72C-200的Datasheet PDF文件第1页浏览型号GS8324Z72C-200的Datasheet PDF文件第2页浏览型号GS8324Z72C-200的Datasheet PDF文件第3页浏览型号GS8324Z72C-200的Datasheet PDF文件第4页浏览型号GS8324Z72C-200的Datasheet PDF文件第6页浏览型号GS8324Z72C-200的Datasheet PDF文件第7页浏览型号GS8324Z72C-200的Datasheet PDF文件第8页浏览型号GS8324Z72C-200的Datasheet PDF文件第9页  
Preliminary
GS8324Z18(B/C)/GS8324Z36(B/C)/GS8324Z72(C)
GS8324Z18/36/72 209-Bump BGA Pin Description
Pin Location
W6, V6
W7, W5, V9, V8, V7, V5, V4, V3, U8, U6, U4,
A3, A5, A7, B7, A9, U7
B5
C7
L11, M11, N11, P11, L10, M10, N10, P10, R10
A10, B10, C10, D10, A11, B11, C11, D11, E11
J1, H1, G1, F1, J2, H2, G2, F2, E2
W2, V2, U2, T2, W1, V1, U1, T1, R1
W10, V10, U10, T10, W11, V11, U11, T11, R11
J11, H11, G11, F11, J10, H10, G10, F10, E10
A2, B2, C2, D2, A1, B1, C1, D1, E1
L1, M1, N1, P1, L2, M2, N2, P2, R2
L11, M11, N11, P11, L10, M10, N10, P10, R10
A10, B10, C10, D10, A11, B11, C11, D11, E11
J1, H1, G1, F1, J2, H2, G2, F2, E2
W2, V2, U2, T2, W1, V1, U1, T1, R1
L11, M11, N11, P11, L10, M10, N10, P10, R10
J1, H1, G1, F1, J2, H2, G2, F2, E2
C9, B8
B3, C4
C8, B9, B4, C3
B5
C7
W10, V10, U10, T10, W11, V11, U11, T11, R11
J11, H11, G11, F11, J10, H10, G10, F10, E10
A2, B2, C2, D2, A1, B1, C1, D1, E1
L1, M1, N1, P1, L2, M2, N2, P2, R2, C8, B9,
B4, C3
B3, C4
C5, D4, D5, D7, D8, K1, K2, K4, K8, K9, K10,
K11, T4, T5, T7, T8, U3, U5, U9
K3
C6
A8
A4
D6
A6
Rev: 1.00 10/2001
Symbol
A
0
, A
1
An
A
19
A
20
DQ
A1
–DQ
A9
DQ
B1
–DQ
B9
DQ
C1
–DQ
C9
DQ
D1
–DQ
D9
DQ
E1
–DQ
E9
DQ
F1
–DQ
F9
DQ
G1
–DQ
G9
DQ
H1
–DQ
H9
DQ
A1
–DQ
A9
DQ
B1
–DQ
B9
DQ
C1
–DQ
C9
DQ
D1
–DQ
D9
DQ
A1
–DQ
A9
DQ
B1
–DQ
B9
B
A
, B
B
B
C
,B
D
B
E
, B
F
, B
G
,B
H
NC
NC
Type
I
I
I
I
Description
Address field LSBs and Address Counter Preset Inputs.
Address Inputs
Address Inputs (x36/x18 Versions)
Address Inputs (x18 Version)
I/O
Data Input and Output pins (x72 Version)
I/O
Data Input and Output pins (x36 Version)
I/O
I
I
I
Data Input and Output pins (x18 Version)
Byte Write Enable for DQ
A
, DQ
B
I/Os; active low
Byte Write Enable for DQ
C
, DQ
D
I/Os; active low
(x72/x36 Versions)
Byte Write Enable for DQ
E
, DQ
F
, DQ
G
, DQ
H
I/Os; active low
(x72 Version)
No Connect (x72 Version)
No Connect (x72/x36 Versions)
NC
No Connect (x36/x18 Versions)
NC
NC
CK
E
1
E
3
E
2
G
ADV
5/46
I
I
I
I
I
I
No Connect (x18 Version)
No Connect
Clock Input Signal; active high
Chip Enable; active low
Chip Enable; active low (x72/x36 Versions)
Chip Enable; active high (x72/x36 Versions)
Output Enable; active low
Burst address counter advance enable
© 2001, Giga Semiconductor, Inc.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.