欢迎访问ic37.com |
会员登录 免费注册
发布采购

GS84032AT-100 参数 Datasheet PDF下载

GS84032AT-100图片预览
型号: GS84032AT-100
PDF下载: 下载PDF文件 查看货源
内容描述: 256K ×18 , 128K ×32 , 128K ×36的4Mb同步突发静态存储器 [256K x 18, 128K x 32, 128K x 36 4Mb Sync Burst SRAMs]
分类和应用: 存储内存集成电路静态存储器时钟
文件页数/大小: 31 页 / 884 K
品牌: GSI [ GSI TECHNOLOGY ]
 浏览型号GS84032AT-100的Datasheet PDF文件第1页浏览型号GS84032AT-100的Datasheet PDF文件第2页浏览型号GS84032AT-100的Datasheet PDF文件第3页浏览型号GS84032AT-100的Datasheet PDF文件第4页浏览型号GS84032AT-100的Datasheet PDF文件第6页浏览型号GS84032AT-100的Datasheet PDF文件第7页浏览型号GS84032AT-100的Datasheet PDF文件第8页浏览型号GS84032AT-100的Datasheet PDF文件第9页  
Preliminary
GS84018/32/36AT/B-180/166/150/100
TQFP Pin Description
Pin Location
37, 36
35, 34, 33, 32, 100, 99, 82, 81,44, 45, 46,
47, 48, 49, 50
80
52, 53, 56, 57, 58, 59, 62, 63
68, 69, 72, 73, 74, 75, 78, 79
2, 3, 6, 7, 8, 9, 12, 13
18, 19, 22, 23, 24, 25, 28, 29
51, 80, 1, 30
51, 80, 1, 30
58, 59, 62, 63, 68, 69, 72, 73, 74
8, 9, 12, 13, 18, 19, 22, 23, 24
51, 52, 53, 56, 57
75, 78, 79
1, 2, 3, 6, 7
25, 28, 29, 30
87
93, 94
95, 96
95, 96
89
88
98, 92
97
86
83
84, 85
64
14
31
15, 41, 65, 91
5,10,17, 21, 26, 40, 55, 60, 67, 71, 76, 90
4, 11, 20, 27, 54, 61, 70, 77
16, 38, 39, 42, 43, 66
Symbol
A
0
, A
1
A
2
–A
16
A
17
DQ
A1
–DQ
A8
DQ
B1
–DQ
B8
DQ
C1
–DQ
C8
DQ
D1
–DQ
D8
DQ
A9
, DQ
B9
,
DQ
C9
, DQ
D9
NC
DQ
A1
–DQ
A9
DQ
B1
–DQ
B9
NC
BW
B
A
, B
B
B
C
, B
D
NC
CK
GW
E
1
, E
3
E
2
G
ADV
ADSP, ADSC
ZZ
FT
LBO
V
DD
V
SS
V
DDQ
NC
Type
I
I
I
I/O
Description
Address field LSBs and Address Counter preset Inputs
Address Inputs
Address Inputs (x18 versions)
Data Input and Output pins. (x32, x36 Version)
I/O
Data Input and Output pins (x36 Version)
No Connect (x32 Version)
I/O
Data Input and Output pins (x18 Version)
-
I
I
I
-
I
I
I
I
I
I
I
I
I
I
I
I
I
-
No Connect (x18 Version)
Byte Write—Writes all enabled bytes; active low
Byte Write Enable for DQ
A
, DQ
B
Data I/’s; active low
Byte Write Enable for DQ
C
, DQ
D
Data I/Os; active low
(x32, x36 Version)
No Connect (x18 Version)
Clock Input Signal; active high
Global Write Enable—Writes all bytes; active low
Chip Enable; active low
Chip Enable; active high
Output Enable; active low
Burst address counter advance enable; active low
Address Strobe (Processor, Cache Controller); active low
Sleep Mode control; active high
Flow Through or Pipeline mode; active low
Linear Burst Order mode; active low
Core power supply
I/O and Core Ground
Output driver power supply
No Connect
Rev: 1.12 7/2002
5/31
© 1999, Giga Semiconductor, Inc.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com