欢迎访问ic37.com |
会员登录 免费注册
发布采购

GS864018T-200 参数 Datasheet PDF下载

GS864018T-200图片预览
型号: GS864018T-200
PDF下载: 下载PDF文件 查看货源
内容描述: 4M ×18 , 2M ×32 , 2M ×36 72MB同步突发静态存储器 [4M x 18, 2M x 32, 2M x 36 72Mb Sync Burst SRAMs]
分类和应用: 存储静态存储器
文件页数/大小: 24 页 / 1043 K
品牌: GSI [ GSI TECHNOLOGY ]
 浏览型号GS864018T-200的Datasheet PDF文件第3页浏览型号GS864018T-200的Datasheet PDF文件第4页浏览型号GS864018T-200的Datasheet PDF文件第5页浏览型号GS864018T-200的Datasheet PDF文件第6页浏览型号GS864018T-200的Datasheet PDF文件第8页浏览型号GS864018T-200的Datasheet PDF文件第9页浏览型号GS864018T-200的Datasheet PDF文件第10页浏览型号GS864018T-200的Datasheet PDF文件第11页  
Product Preview
GS864018/32/36T-300/250/200/167
Mode Pin Functions
Mode Name
Burst Order Control
Output Register Control
Power Down Control
Single/Dual Cycle Deselect Control
FLXDrive Output Impedance Control
9th Bit Enable
Pin Name
LBO
FT
ZZ
SCD
ZQ
PE
State
L
H
L
H or NC
L or NC
H
L
H or NC
L
H or NC
L or NC
H
Function
Linear Burst
Interleaved Burst
Flow Through
Pipeline
Active
Standby, I
DD
= I
SB
Dual Cycle Deselect
Single Cycle Deselect
High Drive (Low Impedance)
Low Drive (High Impedance)
Activate DQPx I/Os (x18/x3672 mode)
Deactivate DQPx I/Os (x16/x3272 mode)
Note:
There is a are pull-up devices on the ZQ, SCD, and FT pins and a pull-down device on the ZZ pin, so thosethis input pins can be
unconnected and the chip will operate in the default states as specified in the above tables.
Burst Counter Sequences
Linear Burst Sequence
A[1:0] A[1:0] A[1:0] A[1:0]
1st address
2nd address
3rd address
4th address
00
01
10
11
01
10
11
00
10
11
00
01
11
00
01
10
Interleaved Burst Sequence
A[1:0] A[1:0] A[1:0] A[1:0]
1st address
2nd address
3rd address
4th address
00
01
10
11
01
00
11
10
10
11
00
01
11
10
01
00
Note:
The burst counter wraps to initial state on the 5th clock.
Note:
The burst counter wraps to initial state on the 5th clock.
BPR 1999.05.18
Rev: 1.00 9/2004
7/24
© 2004, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.