欢迎访问ic37.com |
会员登录 免费注册
发布采购

GS880F36AT-7.5 参数 Datasheet PDF下载

GS880F36AT-7.5图片预览
型号: GS880F36AT-7.5
PDF下载: 下载PDF文件 查看货源
内容描述: 512K ×18 , 256K ×32 , 256K ×36的8Mb同步突发静态存储器 [512K x 18, 256K x 32, 256K x 36 8Mb Sync Burst SRAMs]
分类和应用: 存储静态存储器
文件页数/大小: 23 页 / 555 K
品牌: GSI [ GSI TECHNOLOGY ]
 浏览型号GS880F36AT-7.5的Datasheet PDF文件第3页浏览型号GS880F36AT-7.5的Datasheet PDF文件第4页浏览型号GS880F36AT-7.5的Datasheet PDF文件第5页浏览型号GS880F36AT-7.5的Datasheet PDF文件第6页浏览型号GS880F36AT-7.5的Datasheet PDF文件第8页浏览型号GS880F36AT-7.5的Datasheet PDF文件第9页浏览型号GS880F36AT-7.5的Datasheet PDF文件第10页浏览型号GS880F36AT-7.5的Datasheet PDF文件第11页  
GS880F18/32/36AT-5.5/6/6.5/7/7.5/8.5
Mode Pin Functions
Mode Name
Burst Order Control
Power Down Control
Pin Name
LBO
ZZ
State
L
H
L or NC
H
Function
Linear Burst
Interleaved Burst
Active
Standby, I
DD
= I
SB
Note:
There is a pull-down device on the ZZ pin, so this input pin can be unconnected and the chip will operate in the default states as specified in
the above tables.
Burst Counter Sequences
Linear Burst Sequence
A[1:0] A[1:0] A[1:0] A[1:0]
1st address
2nd address
3rd address
4th address
00
01
10
11
01
10
11
00
10
11
00
01
11
00
01
10
Interleaved Burst Sequence
A[1:0] A[1:0] A[1:0] A[1:0]
1st address
2nd address
3rd address
4th address
00
01
10
11
01
00
11
10
10
11
00
01
11
10
01
00
Note:
The burst counter wraps to initial state on the 5th clock.
Note:
The burst counter wraps to initial state on the 5th clock.
BPR 1999.05.18
Rev: 1.03 11/2004
7/23
© 2001, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.