欢迎访问ic37.com |
会员登录 免费注册
发布采购

DOM40K3R384 参数 Datasheet PDF下载

DOM40K3R384图片预览
型号: DOM40K3R384
PDF下载: 下载PDF文件 查看货源
内容描述: 40PIN闪存盘模块Min.16MB 〜 Max.4GB ,真正的IDE接口模式, 3.3V / 5.0V工作 [40Pin Flash Disk Module Min.16MB ~ Max.4GB, True IDE Interface Mode, 3.3V / 5.0V Operating]
分类和应用: 闪存
文件页数/大小: 30 页 / 233 K
品牌: HANBIT [ HANBIT ELECTRONICS CO.,LTD ]
 浏览型号DOM40K3R384的Datasheet PDF文件第2页浏览型号DOM40K3R384的Datasheet PDF文件第3页浏览型号DOM40K3R384的Datasheet PDF文件第4页浏览型号DOM40K3R384的Datasheet PDF文件第5页浏览型号DOM40K3R384的Datasheet PDF文件第7页浏览型号DOM40K3R384的Datasheet PDF文件第8页浏览型号DOM40K3R384的Datasheet PDF文件第9页浏览型号DOM40K3R384的Datasheet PDF文件第10页  
HANBit
Signal Descriptions
Table 2.2 Signal Descriptions
Signal Name
A[2:0]
-PDIAG
-DASP
-CS0, -CS1
Dir.
I
I/O
I/O
I
Pin
33,35,36
34
39
37,38
3,4,5,6,
7,8,9,10,
D[15:00]
I/O
11,12,13,
14,15,16,
17,18
2,19,22,
GND
--
24,26,
30,40,
-IOR
-IOW
I
I
25
23
Ground.
Description
HFDOM40K3R
In True IDE Mode only A[2:0] are used to select the one of eight registers in
the Task File, the remaining address lines should be grounded by the host.
This input / output is the Pass Diagnostic signal in the Master / Slave
handshake protocol.
In the True IDE Mode, this input/output is the Disk Active/Slave
Present signal in the Master/Slave handshake protocol.
CS0 is the chip select for the task file registers while CS2 is used to select
the Alternate Status Register and the Device Control Register.
All Task File operations occur in byte mode on the low order bus D00-D07
while all data transfers are 16 bit using D00-D15.
This is an I/O Read strobe generated by the host.
The I/O Write strobe pulse is used to clock I/O data on the Card Data bus
into the Storage Card controller registers when the Storage Card is
configured to use the I/O interface. The clocking will occur on the negative to
positive edge of the signal (trailing edge).
In True IDE Mode signal is the active high Interrupt Request to the host.
This input pin is the active low hardware reset from the host.
This output signal may be used as IORDY.
This output signal is asserted low when this device is expecting a word data
transfer cycle.
IRQ
-RESET
IORDY
-IOIS16
O
I
O
O
31
1
27
32
URL:www.hbe.co.kr
Rev. 2.0 (October. 2004)
6 / 30
HANBit Electronics Co., Ltd.