HANBit
HMN1M8DN
POWER-DOWN/POWER-UP CYCLE
(T
A
= T
OPR,
V
CC
=5V)
PARAMETER
V
CC
slew, 4.75 to 4.25V
V
CC
slew, 4.75 to V
SO
V
CC
slew, V
SO
to V
PFD
(max)
SYMBOL
t
PF
t
FS
t
PU
Time during which SRAM
Chip enable recovery time
t
CER
is write-protected after V
CC
passes V
PFD
on power-up.
Data-retention time in
Absence of V
CC
t
DR
T
A
= 25℃
Delay after Vcc slews down
Write-protect time
t
WPT
past V
PFD
before SRAM is
Write-protected.
40
100
150
㎲
10
-
-
years
40
80
120
ms
CONDITIONS
MIN
300
10
0
TYP.
-
-
-
MAX
-
-
-
UNIT
㎲
㎲
㎲
TIMING WAVEFORM
- READ CYCLE NO.1 (Address Access)*
1,2
t
RC
Address
t
ACC
t
OH
D
OUT
Previous Data Valid
Data Valid
- READ CYCLE NO.2 (/CE Access)
*1,3,4
/CE
t
ACE
t
CLZ
D
OUT
High-Z
t
RC
t
CHZ
High-Z
URL : www.hbe.co.kr
REV. 0.2 (August, 2002)
6
HANBit Electronics Co.,Ltd.