欢迎访问ic37.com |
会员登录 免费注册
发布采购

IH6208CPE 参数 Datasheet PDF下载

IH6208CPE图片预览
型号: IH6208CPE
PDF下载: 下载PDF文件 查看货源
内容描述: 8通道CMOS模拟多路复用器 [8-Channel CMOS Analog Multiplexer]
分类和应用: 复用器
文件页数/大小: 7 页 / 65 K
品牌: HARRIS [ HARRIS CORPORATION ]
 浏览型号IH6208CPE的Datasheet PDF文件第2页浏览型号IH6208CPE的Datasheet PDF文件第3页浏览型号IH6208CPE的Datasheet PDF文件第4页浏览型号IH6208CPE的Datasheet PDF文件第5页浏览型号IH6208CPE的Datasheet PDF文件第6页浏览型号IH6208CPE的Datasheet PDF文件第7页  
Semiconductor
April 1999
T
UCT
ROD RODUC
P
)
LETE
TE P
BSO BSTITU I-0509(A
O
,H
SU
IBLE , DG509A
S
POS G409
D
IH6208
8-Channel
CMOS Analog Multiplexer
Features
• Ultra Low Leakage - I
D(OFF)
100pA (Typ)
• r
DS(ON)
< 400Ω Over Full Signal and Temperature
Range
• Power Supply Quiescent Current Less Than 100µA
±14V
Analog Signal Range
• No SCR Latchup
• Break-Before-Make Switching
• Binary Address Control (2 Address Inputs Control 2
Out of 8 Channels)
• TTL and CMOS Compatible Address Control
• Pin Compatible with DG509A, HI-509 and ADG509A
• Internal Diode in Series with V+ for Fault Protection
Description
The IH6208 is a CMOS 2 of 8 multiplexer. The part is a
plug-in replacement for the DG509A. Two-line binary
decoding is used so that the 8 channels can be controlled in
pairs by the binary inputs; additionally a third input is
provided for use as a system enable. When the ENABLE
input is high (5V), the channels are sequenced by the 2 line
binary inputs, and when low (0V) all channels are off. The 2
Address inputs arecontrolled by TTL logic or CMOS logic
elements with a “0” corresponding to any voltage less than
0.8V and a “1” corresponding to any voltage greater than
2.4V. Note that the ENABLE input must be taken to 5V to
enable the system, and less than 0.8V to disable the system.
Part Number Information
PART
NUMBER
IH6208MJE
IH6208MJE/883B
IH6208MFE/883B
IH6208CJE
IH6208CPE
TEMP.
RANGE (
o
C)
-55 to 125
-55 to 125
-55 to 125
0 to 70
0 to 70
PACKAGE
16 Ld CERDIP
16 Ld CERDIP
16 Ld Flat Pack
16 Ld CERDIP
16 Ld PDIP
PKG.
NO.
F16.3
F16.3
K16.A
F16.3
E16.3
Pinout
IH6208
(CERDIP, PDIP)
TOP VIEW
A
0
1
EN 2
V- 3
S
1a
4
S
2a
5
S3a 6
S
4a
7
D
a
8
16 A
1
15 GND
14 V+
13 S
1b
12 S
2b
11 S
3b
10 S
4b
9 D
b
Functional Diagram
S
1a
S
2a
S
3a
S
4a
S
1b
S
2b
S
3b
S
4b
A
0
A
1
EN
2 LINE BINARY ADDRESS INPUTS
(0 0) AND EN = 5V (EN = “1” for +5V, “0” for 0V)
ABOVE EXAMPLE SHOWS
CHANNELS 1a AND 1b ON.
D
a
Db
ADDRESS DECODER
1 OF 4
ENABLE
INPUT
TRUTH TABLE
A
1
x
0
0
1
1
A
0
x
0
1
0
1
EN
0
1
1
1
1
ON SWITCH PAIR
None
1a, 1b
2a, 2b
3a, 3b
4a, 4b
NOTE: A
0
, A
1
Logic “1” = V
AH
2.4V, V
ENH
4.5V
Logic “0” = V
AL
0.8V.
CAUTION: These devices are sensitive to electrostatic discharge. Users should follow proper IC Handling Procedures.
Copyright
©
Harris Corporation 1997
File Number
3157.2
12-129