欢迎访问ic37.com |
会员登录 免费注册
发布采购

HCPL-520K-200 参数 Datasheet PDF下载

HCPL-520K-200图片预览
型号: HCPL-520K-200
PDF下载: 下载PDF文件 查看货源
内容描述: 密封式,低中频,宽VCC逻辑门光电耦合器 [Hermetically Sealed, Low IF, Wide VCC, Logic Gate Optocouplers]
分类和应用: 光电
文件页数/大小: 12 页 / 296 K
品牌: HP [ AGILENT(HEWLETT-PACKARD) ]
 浏览型号HCPL-520K-200的Datasheet PDF文件第4页浏览型号HCPL-520K-200的Datasheet PDF文件第5页浏览型号HCPL-520K-200的Datasheet PDF文件第6页浏览型号HCPL-520K-200的Datasheet PDF文件第7页浏览型号HCPL-520K-200的Datasheet PDF文件第9页浏览型号HCPL-520K-200的Datasheet PDF文件第10页浏览型号HCPL-520K-200的Datasheet PDF文件第11页浏览型号HCPL-520K-200的Datasheet PDF文件第12页  
8
Typical Characteristics (cont’d.)
All typical values are at T
A
= 25°C, V
CC
= 5 V I
F(ON)
= 5 mA, unless otherwise specified.
,
Single Channel Product Only
Parameter
Output Enable Time to Logic High
Output Enable Time to Logic Low
Output Disable Time from Logic High
Output Disable Time from Logic Low
Symbol
t
PZH
t
PZL
t
PHZ
t
PLZ
Typ.
30
30
45
55
Units
ns
ns
ns
ns
Test Conditions
Fig.
8
8
8
8
Notes
Dual and Quad Channel Products Only
Input-Input Insulation Leakage Current
Resistance (Input-Input)
Capacitance (Input-Input)
I
I-I
C
I-I
R
I-I
0.5
10
13
1.5
nA
pF
RH = 45%, T
A
= 25°C,
V
I-I
= 500 V, t = 5 s
V
I-I
= 500 V
f = 1 MH
9
9
9
Notes:
1. Peak Forward Input Current pulse width < 50
µs
at 1 KHz maximum repetition rate.
2. Each channel of a multichannel device.
3. Duration of output short circuit time not to exceed 10 ms.
4. All devices are considered two-terminal devices: measured between all input leads or terminals shorted together and all output leads
or terminals shorted together.
5. This is a momentary withstand test, not an operating condition.
6. CM
L
is the maximum rate of rise of the common mode voltage that can be sustained with the output voltage in the logic low state (V
O
< 0.8 V). CM
H
is the maximum rate of fall of the common mode voltage that can be sustained with the output voltage in the logic
high state (V
O
> 2.0 V).
7. t
PHL
propagation delay is measured from the 50% point on the leading edge of the input pulse to the 1.3 V point on the leading edge
of the output pulse. The t
PLH
propagation delay is measured from the 50% point on the trailing edge of the input pulse to the 1.3 V
point on the trailing edge of the output pulse.
8. Measured between each input pair shorted together and all output connections for that channel shorted together.
9. Measured between adjacent input pairs shorted together for each multichannel device.
10. Zero-bias capacitance measured between the LED anode and cathode.
11. Standard parts receive 100% testing at 25°C (Subgroups 1 and 9). SMD, Class H and Class K parts receive 100% testing at 25, 125,
and –55°C (Subgroups 1 and 9, 2 and 10, 3 and 11, respectively).
12. Parameters are tested as part of device initial characterization and after design and process changes. Parameters guaranteed to limits
specified for all lots not specifically tested.
Figure 1. Typical Logic Low Output
Voltage vs. Temperature.
Figure 2. Typical Logic High Output
Current vs. Temperature.