欢迎访问ic37.com |
会员登录 免费注册
发布采购

HY57V561620CLT-6 参数 Datasheet PDF下载

HY57V561620CLT-6图片预览
型号: HY57V561620CLT-6
PDF下载: 下载PDF文件 查看货源
内容描述: 4银行x 4米X 16Bit的同步DRAM [4 Banks x 4M x 16Bit Synchronous DRAM]
分类和应用: 动态存储器
文件页数/大小: 12 页 / 214 K
品牌: HYNIX [ HYNIX SEMICONDUCTOR ]
 浏览型号HY57V561620CLT-6的Datasheet PDF文件第2页浏览型号HY57V561620CLT-6的Datasheet PDF文件第3页浏览型号HY57V561620CLT-6的Datasheet PDF文件第4页浏览型号HY57V561620CLT-6的Datasheet PDF文件第5页浏览型号HY57V561620CLT-6的Datasheet PDF文件第6页浏览型号HY57V561620CLT-6的Datasheet PDF文件第7页浏览型号HY57V561620CLT-6的Datasheet PDF文件第8页浏览型号HY57V561620CLT-6的Datasheet PDF文件第9页  
HY57V561620C(L)T(P)
4 Banks x 4M x 16Bit Synchronous DRAM
DESCRIPTION
The HY57V561620C(L)T(P) Series is a 268,435,456bit CMOS Synchronous DRAM, ideally suited for the main memory applications
which require large memory density and high bandwidth. HY57V561620C(L)T(P) Series is organized as 4banks of 4,194,304x16.
HY57V561620C(L)T(P) Series is offering fully synchronous operation referenced to a positive edge of the clock. All inputs and outputs
are synchronized with the rising edge of the clock input. The data paths are internally pipelined to achieve very high bandwidth. All input
and output voltage levels are compatible with LVTTL.
Programmable options include the length of pipeline (Read latency of 2 or 3), the number of consecutive read or write cycles initiated by
a single control command (Burst length of 1,2,4,8 or full page), and the burst count sequence(sequential or interleave). A burst of read or
write cycles in progress can be terminated by a burst terminate command or can be interrupted and replaced by a new burst read or
write command on any cycle. (This pipelined design is not restricted by a `2N` rule.)
FEATURES
Single 3.3±0.3V power supply
All device pins are compatible with LVTTL interface
JEDEC standard 400mil 54pin TSOP-II with 0.8mm of pin
pitch (Leaded Package or Lead Free Package)
All inputs and outputs referenced to positive edge of system
clock
Data mask function by UDQM, LDQM
Internal four banks operation
Auto refresh and self refresh
8192 refresh cycles / 64ms
Programmable Burst Length and Burst Type
- 1, 2, 4, 8 or Full page for Sequential Burst
- 1, 2, 4 or 8 for Interleave Burst
Programmable CAS Latency ; 2, 3 Clocks
ORDERING INFORMATION
Part No.
HY57V561620C(L)T(P)-6
HY57V561620C(L)T(P)-7
HY57V561620C(L)T(P)-K
HY57V561620C(L)T(P)-H
HY57V561620C(L)T(P)-8
HY57V561620C(L)T(P)-P
HY57V561620C(L)T(P)-S
Note :
1. HY57V561620CT Series
2. HY57V561620CLT Series
: Nomal power & Leaded 54Pin TSOP II
: Low power & Leaded 54Pin TSOP II
Clock Frequency
166MHz
143MHz
133MHz
133MHz
125MHz
100MHz
100MHz
Power
Organization
Interface
400mil 54pin TSOP II
(Normal)
/
Low Power
4Banks x 4Mbits x16
LVTTL
(Leaded)
/
Lead Free
3. HY57V561620CTP Series : Nomal power & Lead Free 54Pin TSOP II
4. HY57V561620CLTP Series : Low power & Lead Free 54Pin TSOP II
This document is a general product description and is subject to change without notice. Hynix Semiconductor Inc. does not assume any responsibility for
use of circuits described. No patent licenses are implied.
Rev. 0.5 / June 2004
1