欢迎访问ic37.com |
会员登录 免费注册
发布采购

ICS83026AMIT 参数 Datasheet PDF下载

ICS83026AMIT图片预览
型号: ICS83026AMIT
PDF下载: 下载PDF文件 查看货源
内容描述: 低偏移, 1到2差分至LVCMOS / LVTTL扇出缓冲器 [LOW SKEW, 1-TO-2 DIFFERENTIAL-TO-LVCMOS/LVTTL FANOUT BUFFER]
分类和应用:
文件页数/大小: 11 页 / 116 K
品牌: ICS [ INTEGRATED CIRCUIT SYSTEMS ]
 浏览型号ICS83026AMIT的Datasheet PDF文件第2页浏览型号ICS83026AMIT的Datasheet PDF文件第3页浏览型号ICS83026AMIT的Datasheet PDF文件第4页浏览型号ICS83026AMIT的Datasheet PDF文件第5页浏览型号ICS83026AMIT的Datasheet PDF文件第7页浏览型号ICS83026AMIT的Datasheet PDF文件第8页浏览型号ICS83026AMIT的Datasheet PDF文件第9页浏览型号ICS83026AMIT的Datasheet PDF文件第10页  
Integrated
Circuit
Systems, Inc.
ICS83026I
L
OW
S
KEW
, 1-
TO
-2
D
IFFERENTIAL
-
TO
-LVCMOS/LVTTL F
ANOUT
B
UFFER
A
PPLICATION
I
NFORMATION
W
IRING THE
D
IFFERENTIAL
I
NPUT TO
A
CCEPT
S
INGLE
E
NDED
L
EVELS
Figure 1
shows how the differential input can be wired to accept
single ended levels. The reference voltage V_REF = V
DD
/2 is
generated by the bias resistors R1, R2 and C1. This bias circuit
should be located as close as possible to the input pin. The ratio
of R1 and R2 might need to be adjusted to position the V_REF in
the center of the input voltage swing. For example, if the input
clock swing is only 2.5V and V
DD
= 3.3V, V_REF should be 1.25V
and R2/R1 = 0.609.
VDD
R1
1K
Single Ended Clock Input
CLK
V_REF
nCLK
C1
0.1u
R2
1K
F
IGURE
1. S
INGLE
E
NDED
S
IGNAL
D
RIVING
D
IFFERENTIAL
I
NPUT
83026AMI
www.icst.com/products/hiperclocks.html
6
REV. B NOVEMBER 9, 2004