欢迎访问ic37.com |
会员登录 免费注册
发布采购

ICS87972DYI 参数 Datasheet PDF下载

ICS87972DYI图片预览
型号: ICS87972DYI
PDF下载: 下载PDF文件 查看货源
内容描述: 低偏移, 1到12 LVCMOS时钟乘法器/零延迟缓冲器 [LOW SKEW, 1-TO-12 LVCMOS CLOCK MULTIPLIER/ZERO DELAY BUFFER]
分类和应用: 晶体外围集成电路时钟
文件页数/大小: 14 页 / 150 K
品牌: ICS [ INTEGRATED CIRCUIT SYSTEMS ]
 浏览型号ICS87972DYI的Datasheet PDF文件第2页浏览型号ICS87972DYI的Datasheet PDF文件第3页浏览型号ICS87972DYI的Datasheet PDF文件第4页浏览型号ICS87972DYI的Datasheet PDF文件第5页浏览型号ICS87972DYI的Datasheet PDF文件第6页浏览型号ICS87972DYI的Datasheet PDF文件第7页浏览型号ICS87972DYI的Datasheet PDF文件第8页浏览型号ICS87972DYI的Datasheet PDF文件第9页  
Integrated
Circuit
Systems, Inc.
ICS87972I
L
OW
S
KEW
, 1-
TO
-12
LVCMOS C
LOCK
M
ULTIPLIER
/Z
ERO
D
ELAY
B
UFFER
F
EATURES
Fully integrated PLL
14 LVCMOS outputs; (12) clocks, (1) feedback, (1) sync
Selectable crystal oscillator interface or LVCMOS reference
clock inputs
CLK0, CLK1 can accept the following input levels:
LVCMOS or LVTTL
Output frequency range: 8.33MHz to 125MHz
VCO range: 200MHz to 480MHz
Output skew: 550ps (maximum)
Cycle-to-cycle jitter: ±100ps (typical)
Full 3.3V supply voltage
-40°C to 85°C ambient operating temperature
Pin compatible with MPC972
Compatible with PowerPC™ and Pentium™ Microprocessors
G
ENERAL
D
ESCRIPTION
,&6
HiPerClockS™
The ICS87972I is a LVCMOS clock generator
and a member of the HiPerClockS™ family of High
Performance Clock Solutions from ICS. The
ICS87972I has three selectable inputs and pro-
vides 14 LVCMOS outputs.
The ICS87972I is a highly flexible device. Using the crystal os-
cillator input, it can be used to generate clocks for a system. All
of these clocks can be the same frequency or the device can be
configured to generate up to three different frequencies among
the three output banks. Using one of the single ended inputs, the
ICS87972I can be used as a zero delay buffer/multiplier/divider
in clock distribution applications.
The three output banks and feedback output each have their
own output dividers which allows the device to generate a
multitude of different bank frequency ratios and output-to-input
frequency ratios. In addition, 2 outputs in Bank C (QC2, QC3)
can be selected to be inverting or non-inverting. The output
frequency range is 8.33MHz - 125MHz. Input frequency range is
5MHz - 120MHz.
The ICS87972I also has a QSYNC output which can be used
for system synchronization purposes. It monitors Bank A and
Bank C outputs and goes low one period of the faster clock prior
to coincident rising edges of Bank A and Bank C clocks. QSYNC
then goes high again when the coincident rising edges of Bank A
and Bank C occur. This feature is used primarily in applications
where Bank A and Bank C are running at different frequencies,
and is particularly useful when they are running at non-integer
multiples of one another.
Example Applications:
1.
System Clock generator:
Use a 16.66 MHz Crystal to
generate eight 33.33MHz copies for PCI and four 100MHz
copies for the CPU or PCI-X.
2.
Line Card Multiplier:
Multiply 19.44MHz from a back plane
to 77.76MHz for the line Card ASICs and Serdes.
3.
Zero Delay buffer for Synchronous memory:
Fan out up
to twelve 100MHz copies from a memory controller ref-
erence clock to the memory chips on a memory module
with zero delay.
P
IN
A
SSIGNMENT
FSEL_FB0
EXT_FB
GNDO
GNDO
GNDO
V
DDO
V
DDO
QB0
QB1
QB2
QB3
QFB
V
DD
FSEL_B1
FSEL_B0
FSEL_A1
FSEL_A0
QA3
V
DDO
QA2
GNDO
QA1
V
DDO
QA0
GNDO
VCO_SEL
39 38 37 36 35 34 33 32 31 30 29 28 27
40
26
41
42
43
44
45
46
47
48
49
50
51
52
1
GNDI
FSEL_FB1
QSYNC
GNDO
QC0
V
DDO
QC1
FSEL_C0
FSEL_C1
QC2
V
DDO
QC3
GNDO
INV_CLK
25
24
23
22
21
ICS87972I
20
19
18
17
16
15
2
nMR/OE
3
FRZ_CLK
4
FRZ_DATA
5 6
FSEL_FB2
PLL_SEL
7 8
REF_SEL
CLK_SEL
14
9 10 11 12 13
CLK0
CLK1
XTAL1
XTAL2
V
DDA
52-Lead LQFP
10mm x 10mm x 1.4mm package body
Y package
Top View
87972DYI
www.icst.com/products/hiperclocks.html
1
REV. A OCTOBER 18, 2002